# Lesson 4 & 5

ø

Chapter 6 Problem Set

## Chapter 6 PROBLEMS

- [E, None, 4.2] Implement the equation X = ((A + B) (C + D + E) + F) G using complementary CMOS. Size the devices so that the output resistance is the same as that of an inverter with an NMOS W/L = 2 and PMOS W/L = 6. Which input pattern(s) would give the worst and best equivalent pull-up or pull-down resistance?
- 2. Implement the following expression in a full static CMOS logic fashion using no more than 10 transistors:

 $\overline{Y} = (A \cdot B) + (A \cdot C \cdot E) + (D \cdot E) + (D \cdot C \cdot B)$ 

3. Consider the circuit of Figure 6.1.

1



Figure 6.1 CMOS combinational logic gate.

- a. What is the logic function implemented by the CMOS transistor network? Size the NMOS and PMOS devices so that the output resistance is the same as that of an inverter with an NMOS W/L = 4 and PMOS W/L = 8.
- **b.** What are the input patterns that give the worst case  $t_{pHL}$  and  $t_{pLH}$ . State clearly what are the initial input patterns and which input(s) has to make a transition in order to achieve this maximum propagation delay. Consider the effect of the capacitances at the internal nodes.
- c. Verify part (b) with SPICE. Assume all transistors have minimum gate length  $(0.25 \mu m)$ .
- d. If P(A=1)=0.5, P(B=1)=0.2, P(C=1)=0.3 and P(D=1)=1, determine the power dissipation in the logic gate. Assume V<sub>DD</sub>=2.5V, C<sub>out</sub>=30fF and f<sub>clk</sub>=250MHz.
- 4. [M, None, 4.2] CMOS Logic
  - a. Do the following two circuits (Figure 6.2) implement the same logic function? If yes, what is that logic function? If no, give Boolean expressions for both circuits.
  - **b.** Will these two circuits' output resistances always be equal to each other?
  - c. Will these two circuits' rise and fall times always be equal to each other? Why or why not?

Chapter 6 Problem Set



- 5. [E, None, 4.2] The transistors in the circuits of the preceding problem have been sized to give an output resistance of 13 k $\Omega$  for the worst-case input pattern. This output resistance can vary, however, if other patterns are applied.
  - a. What input patterns (A-E) give the lowest output resistance when the output is low? What is the value of that resistance?
  - **b.** What input patterns (A-E) give the lowest output resistance when the output is high? What is the value of that resistance?
- 6. [E, None, 4.2] What is the logic function of circuits A and B in Figure 6.3? Which one is a dual network and which one is not? Is the nondual network still a valid static logic gate? Explain. List any advantages of one configuration over the other.



Figure 6.3 Two logic functions.

- 7. [E, None, 4.2] Compute the following for the pseudo-NMOS inverter shown in Figure 6.4:
  - **a.**  $V_{OL}$  and  $V_{OH}$
  - **b.**  $NM_L$  and  $NM_H$
  - c. The power dissipation: (1) for  $V_{in}$  low, and (2) for  $V_{in}$  high
  - **d.** For an output load of 1 pF, calculate  $t_{pLH}$ ,  $t_{pHL}$ , and  $t_p$ . Are the rising and falling delays equal? Why or why not?
- 8. [M, SPICE, 4.2] Consider the circuit of Figure 6.5.

Digital Integrated Circuits - 2nd Ed



- a. What is the output voltage if only one input is high? If all four inputs are high?
- **b.** What is the average static power consumption if, at any time, each input turns on with an (independent) probability of 0.5? 0.1?
- c. Compare your analytically obtained results to a SPICE simulation.



Figure 6.5 Pseudo-NMOS gate.

9. [M, None, 4.2] Implement  $F = A\overline{BC} + \overline{ACD}$  (and  $\overline{F}$ ) in DCVSL. Assume A, B, C, D, and their complements are available as inputs. Use the minimum number of transistors.

10. [E, Layout, 4.2] A complex logic gate is shown in Figure 6.6.

- a. Write the Boolean equations for outputs F and G. What function does this circuit implement?
- b. What logic family does this circuit belong to?
- c. Assuming W/L = 0.5u/0.25u for all nmos transistors and W/L = 2u/0.25u for the pmos transistors, produce a layout of the gate using Magic. Your layout should conform to the following datapath style: (1) Inputs should enter the layout from the left in polysilicon; (2) The outputs should exit the layout at the right in polysilicon (since the outputs would probably be driving transistor gate inputs of the next cell to the right); (3) Power and ground lines should run vertically in metal 1.
- **d.** Extract and netlist the layout. Load both outputs (F,G) with a 30fF capacitance and simulate the circuit. Does the gate function properly? If not, explain why and resize the transistors so that it does. Change the sizes (and areas and perimeters) in the HSPICE netlist.



Chapter 6 Problem Set



Figure 6.6 Two-input complex logic gate.

11. Design and simulate a circuit that generates an optimal differential signal as shown in Figure 6.7. Make sure the rise and fall times are equal.



Figure 6.7 Differential Buffer.

12. What is the function of the circuit in Figure 6.8?



- 13. Implement the function  $S = ABC + \overline{ABC} + \overline{ABC} + \overline{ABC}$ , which gives the sum of two inputs with a carry bit, using NMOS pass transistor logic. Design a DCVSL gate which implements the same function. Assume A, B, C, and their complements are available as inputs.
- 14. Describe the logic function computed by the circuit in Figure 6.9. Note that all transistors (except for the middle inverters) are NMOS. Size and simulate the circuit so that it achieves a

Digital Integrated Circuits - 2nd Ed

100 ps delay (50-50) using  $0.25\mu m$  devices, while driving a 100 fF load on both differential outputs. ( $V_{DD} = 2.5V$ ) Assume A, B and their complements are available as inputs.



Figure 6.9 Cascoded Logic Styles.

For the drain and source perimeters and areas you can use the following approximations: AS=AD=W\*0.625u and PS=PD=W+1.25u.

- 15. [M, None. 4.2] Figure 6.10 contains a pass-gate logic network.
  - a. Determine the truth table for the circuit. What logic function does it implement?
  - **b.** Assuming 0 and 2.5 V inputs, size the PMOS transistor to achieve a  $V_{OL} = 0.3$  V.
  - c. If the PMOS were removed, would the circuit still function correctly? Does the PMOS transistor serve any useful purpose?



Figure 6.10 Pass-gate network.

- 16. [M, None, 4.2] This problem considers the effects of process scaling on pass-gate logic.
  - a. If a process has a  $t_{buf}$  of 0.4 ns,  $R_{eq}$  of 8 k $\Omega$ , and C of 12 fF, what is the optimal number of stages between buffers in a pass-gate chain?
  - **b.** Suppose that, if the dimension of this process are shrunk by a factor S,  $R_{eq}$  scales as  $1/S^2$ , C scales as 1/S, and  $t_{buf}$  scales as  $1/S^2$ . What is the expression for the optimal number of buffers as a function of S? What is this value if S = 2?
- 17. [C, None, 4.2] Consider the circuit of Figure 6.11. Let  $C_x = 50$  fF,  $M_r$  has W/L = 0.375/0.375,  $M_n$  has  $W/L_{eff} = 0.375/0.25$ . Assume the output inverter doesn't switch until its input equals  $V_{DD}/2$ .
  - **a.** How long will it take  $M_n$  to pull down node x from 2.5 V to 1.25 V if In is at 0 V and B is at 2.5V?
  - **b.** How long will it take  $M_n$  to pull up node x from 0 V to 1.25 V if  $V_{In}$  is 2.5 V and  $V_B$  is 2.5 V?
  - c. What is the minimum value of  $V_B$  necessary to pull down  $V_x$  to 1.25 V when  $V_{ln} = 0$  V?

Chapter 6 Problem Set



Figure 6.11 Level restorer.

18. Pass Transistor Logic



Consider the circuit of Figure 6.12. Assume the inverter switches ideally at  $V_{DD}/2$ , neglect body effect, channel length modulation and all parasitic capacitance throughout this problem.

- a. What is the logic function performed by this circuit?
- b. Explain why this circuit has non-zero static dissipation.
- c. Using only just 1 transistor, design a fix so that there will not be any static power dissipation. Explain how you chose the size of the transistor.
- d. Implement the same circuit using transmission gates.
- e. Replace the pass-transistor network in Figure 6.12 with a pass transistor network that computes the following function: x = ABC at the node x. Assume you have the true and complementary versions of the three inputs A,B and C.
- 19. [M, None, 4.3] Sketch the waveforms at x, y, and z for the given inputs (Figure 6.13). You may approximate the time scale, but be sure to compute the voltage levels. Assume that  $V_T = 0.5$  V when body effect is a factor.
- **20.** [E, None, 4.3] Consider the circuit of Figure 6.14.
  - **a.** Give the logic function of x and y in terms of A, B, and C. Sketch the waveforms at x and y for the given inputs. Do x and y evaluate to the values you expected from their logic functions? Explain.
  - **b.** Redesign the gates using np-CMOS to eliminate any race conditions. Sketch the waveforms at x and y for your new circuit.
- 21. [M, None, 4.3] Suppose we wish to implement the two logic functions given by F = A + B + C and G = A + B + C + D. Assume both true and complementary signals are available.

6

Digital Integrated Circuits - 2nd Ed



- a. Implement these functions in dynamic CMOS as cascaded  $\phi$  stages so as to minimize the total transistor count.
- **b.** Design an *np*-CMOS implementation of the same logic functions. Does this design display any of the difficulties of part (a)?
- 22. Consider a conventional 4-stage Domino logic circuit as shown in Figure 6.15 in which all precharge and evaluate devices are clocked using a common clock  $\phi$ . For this entire problem, assume that the pulldown network is simply a single NMOS device, so that each Domino stage consists of a dynamic inverter followed by a static inverter. Assume that the precharge time, evaluate time, and propagation delay of the static inverter are all T/2. Assume that the transitions are ideal (zero rise/fall times).



Figure 6.15 Conventional DOMINO Dynamic Logic.

- **a.** Complete the timing diagram for signals  $Out_1$ ,  $Out_2$ ,  $Out_3$  and  $Out_4$ , when the *IN* signal goes high before the rising edge of the clock  $\phi$ . Assume that the clock period is 10 T time units.
- **b.** Suppose that there are no evaluate switches at the 3 latter stages. Assume that the clock  $\phi$  is initially in the precharge state ( $\phi=0$  with all nodes settled to the correct precharge states), and the block enters the evaluate period ( $\phi=1$ ). Is there a problem during the evaluate period, or is there a benefit? Explain.
- c. Assume that the clock  $\phi$  is initially in the evaluate state ( $\phi$ =1), and the block enters the precharge state ( $\phi$  = 0). Is there a problem, or is there any benefit, if the last three evaluate switches are removed? Explain.
- 23. [C, Spice, 4.3] Figure 6.16 shows a dynamic CMOS circuit in Domino logic. In determining source and drain areas and perimeters, you may use the following approximations:  $AD = AS = W \times 0.625 \mu m$  and  $PD = PS = W + 1.25 \mu m$ . Assume 0.1 ns rise/fall times for all inputs, including the clock. Furthermore, you may assume that all the inputs and their complements are available, and that all inputs change during the precharge phase of the clock cycle.
  - **a.** What Boolean functions are implemented at outputs F and G? If A and B are interpreted as two-bit binary words,  $A = A_1A_0$  and  $B = B_1B_0$ , then what interpretation can be applied to output G?
  - **b.** Which gate (1 or 2) has the highest potential for harmful charge sharing and why? What sequence of inputs (spanning two clock cycles) results in the worst-case charge-sharing scenario? Using SPICE, determine the extent to which charge sharing affects the circuit for this worst case.



Figure 6.16 DOMINO logic circuit.

- 24. [M, Spice, 4.3] In this problem you will consider methods for eliminating charge sharing in the circuit of Figure 6.16. You will then determine the performance of the resulting circuit.
  - **a.** In problem 24 you determined which gate (1 or 2) suffers the most from charge sharing. Add a single 2/0.25 PMOS precharge transistor (with its gate driven by the clock  $\phi$  and its source connected to  $V_{DD}$ ) to one of the nodes in that gate to maximally reduce the charge-sharing effect. What effect (if any) will this addition have on the gate delay? Use SPICE to demonstrate that the additional transistor has eliminated charge sharing for the previously determined worst-case sequence of inputs.
  - b. For the new circuit (including additional precharge transistor), find the sequence of inputs (spanning two clock cycles) that results in the worst-case delay through the circuit.

#### Digital Integrated Circuits - 2nd Ed

Remember that precharging is another factor that limits the maximum clocking frequency of the circuit, so your input sequence should address the worst-case precharging delay.

- c. Using SPICE on the new circuit and applying the sequence of inputs found in part (b), find the maximum clock frequency for correct operation of the circuit. Remember that the precharge cycle must be long enough to allow all precharged nodes to reach ~90% of their final values before evaluation begins. Also, recall that the inputs (A, B and their complements) should not begin changing until the clock signal has reached 0 V (precharge phase), and they should reach their final values before the circuit enters the evaluation phase.
- 25. [C, None, 4.2–3] For this problem, refer to the layout of Figure 6.17.
  - a. Draw the schematic corresponding to the layout. Include transistor sizes.
  - **b.** What logic function does the circuit implement? To which logic family does the circuit belong?
  - c. Does the circuit have any advantages over fully complementary CMOS?
  - **d.** Calculate the worst-case  $V_{OL}$  and  $V_{OH}$ .
  - e. Write the expressions for the area and perimeter of the drain and source for all of the FETs in terms of  $\lambda$ . Assume that the capacitance of shared diffuusions divides evenly between the sharing devices. Copy the layout into Magic, extract and simulate to find the worst-case  $t_{pHL}$  time. For what input transition(s) does this occur? Name all of the parasitic capacitances that you would need to know to calculate this delay by hand (you do not need to perform the calculation).



Figure 6.17 Layout of complex gate.

- 26. [E, None, 4.4] Derive the truth table, state transition graph, and output transition probabilities for a three-input XOR gate with independent, identically distributed, uniform white-noise inputs.
- 27. [C, None, 4.4] Figure 6.18 shows a two-input multiplexer. For this problem, assume independent, identically-distributed uniform white noise inputs.

#### Chapter 6 Problem Set

- a. Does this schematic contain reconvergent fan-out? Explain your answer.
- **b.** Find the exact signal  $(P_1)$  and transition  $(P_{0 \rightarrow 1})$  formulas for nodes X, Y, and Z for: (1) a static, fully complementary CMOS implementation, and (2) a dynamic CMOS implementation.



#### Figure 6.18 Two-input multiplexer

- 28. [M, None, 4.4] Compute the switching power consumed by the multiplexer of Figure 6.18, assuming that all significant capacitances have been lumped into the three capacitors shown in the figure, where C = 0.3 pF. Assume that  $V_{DD} = 2.5$  V and independent, identically-distributed uniform white noise inputs, with events occuring at a frequency of 100 MHz. Perform this calculation for the following:
  - a. A static, fully-complementary CMOS implementation
  - **b.** A dynamic CMOS implementation
- 29. Consider the circuit shown Figure 6.19.
  - a. What is the logic function implemented by this circuit? Assume that all devices (M1-M6) are 0.5µm/0.25µm.
  - **b.** Let the drain current for each device (NMOS and PMOS) be  $1\mu$ A for NMOS at  $V_{GS} = V_T$  and PMOS at  $V_{SG} = V_T$ . What input vectors cause the worst case leakage power for each output value? Explain (state all the vectors, but do not evaluate the leakage). Ignore DIBL.
  - c. Suppose the circuit is active for a fraction of time d and idle for (1-d). When the circuit is active, the inputs arrive at 100 MHz and are uniformly distributed  $(\Pr_{(A = 1)} = 0.5, \Pr_{(B=1)} = 0.5, \Pr_{(C=1)} = 0.5)$  and independent. When the circuit is in the idle mode, the inputs are fixed to one you chose in part (b). What is the duty cycle d for which the active power is equal to the leakage power?





Norst Pull-Up resistance : ABCOEFG = 1111100, 0101110, ele Contr one path to Us) > Best Pull-lup resistance : ABCDEFG = 0000000 Worst Pull-Down resistance: ABCDEFG = 0000001, etc (only <u>one</u> path to gnd) Best Pull-Down resistance : ABCDEFG = 7111111

6.1

continued...

i 1 -/ ----1 ļ I j. ÷. ..... 1 1 į

Implement the following expression in a full static CNIOS logic technion using no more than to transistury. (The output should be \$ )  $\overline{Y}$  = AB + ACE + DE + DEB = A(B+CE) + D(E+CB)  $PON + S_n = \overline{\gamma} = A(B + cE) + p(E + cB)$ PUNT Sp =  $Y(\overline{A}, \overline{E}, \overline{C}, \overline{D}, \overline{e})$  $7 = A(B+CE) + O(E+CB) = A(B+CE) \cdot D(E+CB)$ + [A+(E+qE)](E+(E+qB)] = [A+BCE][E+ECB] = [A+B(C+E)][0+E(C+E)]=  $= \overline{A} \overline{O} + \overline{A} \overline{E} (\overline{E} + \overline{B}) + \overline{B} \overline{O} \overline{C} \overline{E} + \overline{E}) + \overline{B} \overline{E} (\overline{C} + \overline{E}) \overline{C} \overline{E} + \overline{E})$ =  $A\overline{0} + A\overline{e}(\overline{c} + \overline{B}) + (\overline{c} + \overline{e}) [\overline{B}\overline{0} + \overline{B}\overline{e}(\overline{c} + \overline{B})]$  $X_{4} = \overline{B}\overline{D} + \overline{B}\overline{E}\overline{E} + \overline{B}\overline{E}\overline{E} = \overline{B}\overline{D} + \overline{B}\overline{E}\overline{E}\overline{(2+1)} = \overline{B}\overline{(\overline{D}+\overline{E})}$  $Y = \overline{A}\overline{b} + \overline{A}\overline{E}(\overline{c}+\overline{b}) + \overline{B}(\overline{c}+\overline{E})\overline{c}\overline{b} + \overline{E}$  $X_2 = \overline{C}\overline{D} + \overline{C}\overline{E} + \overline{D}\overline{E} + \overline{E} = \overline{C}\overline{D} + \overline{C}\overline{E} + \overline{E}(\overline{D} + 1) = \overline{C}\overline{D} + \overline{C}\overline{E} + \overline{E}$  $= \overline{C}\overline{D} + \overline{E}(\overline{C} + 1) = \overline{C}\overline{D} + \overline{E}$  $Y = F \overline{D} + \overline{A} \overline{C} (\overline{C} + \overline{B}) + \overline{B} (\overline{C} \overline{D} + \overline{E}) = \overline{A} \overline{D} + \overline{A} \overline{E} \overline{C} + \overline{B} \overline{E} \overline{C} \overline{D} + \overline{B} \overline{E} \overline{E} =$ + AD+ AEC+ BE(A+1) +BED = AD+ AEC+ BE+BED  $\Rightarrow$   $P(N = Y(\overline{A}, \overline{B}, \overline{c}, \overline{d}, \overline{e}) = Ab + AcE + Bc + Bc = A(b + ce) + B(e + cp)$ ]0+B b-E +16 Ą -10

(6.3) Consider the circuit of figure 6.1  $p_{Vdd}$   $D_{-d} h^{2} c_{-d} c_{8} = \frac{1}{2} c_{x}$   $B_{-d} c_{12} = \frac{1}{2} c_{x}$   $B_{-d} c_{12} = \frac{1}{2} c_{x}$  $c_{-} c_{12} = \frac{1}{2} c_{x}$ 

> a) What is the logic function implemented by the chos transistor network? Size the NMMS and Philos devices so that the output resistance is the same as that of an inverter with an NMOS W/K=40 and Philos W/L=8

 $PDN = S_n = (A + B) CD = Y$ 

 $Y = \overline{CP(A+B)} = \overline{CP+(A+B)} = \overline{C+P+AB}$ 

Wp,er = Wp, A + Wp, G / Set Wp,er = 8 and Wr, A = Wp, G

7 = 4 E) We, A = 16 = We, B

Trivial that Wp,0 = Wp, c = 8

What are the input pattern's that give the worst case toph and toph ? State clearly what are the initial input patterns and Which input (s) has to make a transition in order to achieve this maximum propagation delay. Consider the effects of capacitom ces at the internal nodes.



continued...

b) The worst case  $t_{pHL}$  occurs when the internal node capaitances  $C_{x2}$ ,  $C_{x3}$  are charged before the H $\rightarrow$ L transition. The initial states that can cause this are:

ABCD = {1010,1110,0110}

The final state is one of:

 $ABCD = \{1011, 0111\}$ 

Note that the case of  $0110 \rightarrow 0111$  is slightly worse than the other cases due to the impact of capacitance  $C_{x1}$ . However, considering the intermediate nodes, the capacitance in the nodes that belongs to the main path of the charging (or discharging) current are the most critical.

The worst case  $t_{pLH}$  happens when  $C_{x1}$  is discharged before the L $\rightarrow$ H transition. The input pattern that can cause this is:

 $ABCD = 0111 \rightarrow 0011$ 

c) If  $P_{A=1}=0.5$ ,  $P_{B=1}=0.2$ ,  $P_{C=1}=0.3$  and  $P_{D=1}=1$ , determine the power dissipation in the logic gate. Assume  $V_{dd} = 2.5V$ ,  $C_{out} = 30$  fF and  $f_{clk} = 250$  MHz.

Since D is always 1, the circuit implements the following function

 $Y = \overline{(A+B)C}$ 

$$\begin{split} P_{(A+B)=1} &= 1 - (P_{A=0} * P_{B=0}) = 1 - (0.5*(1\text{-}0.2)) = 0.6 \\ P_{(A+B)=0} &= 1 - 0.6 = 0.4 \\ P_{Y=0} &= P_{(A+B)=1} * P_{C=1} = 0.6*0.3 \text{=} 0.18 \\ P_{Y=1} &= 1 - 0.18 = 0.82 \\ P_{Y:0 \rightarrow 1} &= 0.18*0.82 = 0.1476 = \alpha \end{split}$$

 $P_{dvn} = \alpha f_{clk} C_{out} V_{dd}^{2} = 0.1476 \cdot 250 \cdot 10^{6} \cdot 30 \cdot 10^{-15} \cdot 2.5^{2} = 6.92 \mu W$ 

CMOS Logic

(

¢

(

a) Do the following two circuits (figure 6.2) implement the same logic function? If yes, what is the logic function? If no, give the boolean expressions for both circuits



Yes the PDN:s are equal and thus implement the same logic function

- No! In circuit A, four devices suffer from body effects compared to only one in circuit B
- c) Will these two circuits' rise and full times always be equal to each other? Why or why not?



Ć

(

(

The deciding factor on the rise and fall times will be the parasitic capacitances of the pn-junctions. Looking at the PUN which is the only difference between the circuits we see 9 pn-junctions (from drain and source of the transistors) in active nodes in circuit A (2 from each ABICID and I from E). Circuit B has 6 pn-junctions (I from each ABICID and 2 from E) and hence circuit B will be faster than circuit A. (6.5) The transistors in the circuits of the preceding problem have been sided to give an autout resistance of 13 kR for the worst-case input pattern. The output resistance can vary however, it other patterns are applied.

a) What input patients (A-E) give the lowest pulpt resistance when the output is low? What is the

The lowest output resistance is obtained when all inputs are equal to 1. In that case, the output resistance is the parallel of the resistance of a NMDS of width 1, with a series of pour equal NMDS of width 4. Both embinations have the same resistance, equal to the worst-case output esistance, 13kR. Then the autput resistance, in this case, is half this value, 6,54.52

> > What in pit patterns (A-E) give the lowest output resistance when the output is high ? what is the verte of that remetance the lowest atput resistance is bothing when all inputs are equal to zero. Good of the Phosthure the sume with So all of them have the same reristance. The workA case resistance accurs when only one of the inputs (A, B, C, Q) 15 equal to 0 while all the rest are equal to 7. The wholl resistance in that cluse is the peries of the resistantial of the Prios and is equal to 13k R. Then each of the Pmost has an output resistance equal to Giskik The puppet resistance is equal to the series of one 0 these resistances with the parallel of four of the same resistances. Then the minimum dutput resistance 15 6,54,52 + 6,54,2/4 - 8,725 W.2

What is the logic function of circuits A and B in figure 6.3? Which one is a dual network and which one is not? Is the non-dual network still a valid static logic gate? Explain. List any advantages of one configuration over the other. A-015 B-016 8-15 8-15 8-1[ +GA-Circuit A Circuit B CIRCUIT A & B A (EXOR) B F = A (EXUR) B Circuit A is a dual network because the pull-up network is dual (series => parallel) with the pull-down network. However, circuit B is shill a valid static logic gate, since for any combination of the inputs, there is either a low resistance path from VI) or ground to the output. Circuit B has an extra advantage. The internal node capacitances are less compared to circuit A, which makes it fuster than circuit A PUAL NETWORK : PON PUN sevial Parallel Seria 1 parallel

Consider the circuit of figure 6.5 ₹ 420 ₹ - 4G (W/L) = 0,6  $-I_{1}^{T} B - I_{1}^{T} C - I_{1}^{T} E - I_{1}^{T} (w/L) = 7.5$ a) what is the output voltage if only one input is high. 4 all four imputs are high :  $I_{d} = k' \left( \frac{w}{z} \right) \left[ \left( V_{9s} - V_{T} \right) V_{min} - \frac{V_{min}}{z} \right] \left( 1 + \frac{1}{2} V_{Hs} \right)$ Vmin = min & Vgs Vt ; Vdsat ; Vds? Consider a case when only one input is high. Assume that is small enough that Vmin = Vasat for the PMOS device, and for the NMOS devices. Solve 1 Idp 1 + 1 Idn 1 kp'(W) [ (Vou-IVAPI) Vasat - Vasat ] (1+ > (Vod-Vout))  $k_n' \begin{pmatrix} \underline{w} \\ \underline{z} \end{pmatrix}_n \left[ \begin{pmatrix} v_{\mu J} & V_{Tn} \end{pmatrix} V_{\mu A} - \frac{V_{\omega J}^2}{2} \right] \left( 1 + \lambda V_{\omega J} + \right)$ 30.15  $0.6[(2.5-0.4)]1-\frac{1^2}{2}](1+0.1(2.5-V_{out}))=$ 115. 10-6. 15 [(2.5-0,43) Vout - Vout? ](1+0,06 Vout) Graphical solution on HPH8 Vout ~ 102 mV Assumption for Vmm is 64 ⇒I = 35,7 MA When all inputs are high |Idp|| = 4|Idn| Graphical solution on HP48 Vost = 25,8mV Assumptions for Vmin are 84.11

| (6.8) b)<br>combinued ( | What is the average static power consumption if, at any time,<br>each input turns on with an (independent) probability of<br>0.5? 0.1?<br>Notice in part of their the drain current in the Privos is                                                                                                                                                                                                                                                                                          |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | 35,7 $\mu$ A with one NMOS on and 35,9 $\mu$ A with pur MMOS<br>devices on. The current in the 7MOS can be approximated<br>as 35,8 $\mu$ A when any number of NMOS devices are on and<br>0 $\mu$ A when all thur are off. The probability that all<br>tour devices are aff is $(1-3)^{4}$ where <b>9</b> is the probability<br>an input is high. Therefore<br>Paug = Poff $(1-3)^{4}$ + Point [1-(1-3) <sup>4</sup> ] where<br>Point = 000 and Point = 85, 8, 10 <sup>6</sup> , 215 = 89,5 hw |
|                         | $P_{avg} = O((1-0,1)^{4} + 89.5 [1-(1-0,1)^{4}]) W = 30,8 \mu W \text{ when } 3 \neq 0.1$ $P_{avg} = O((1-0,5)^{4} + 89.5 [1-(1-0,5)^{4}]) W = 83,9 \mu W \text{ when } 3 \neq 0.5$                                                                                                                                                                                                                                                                                                           |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Implement F = ABC + ACO (and F) ~ DOVSL Assume A, B, C, D and their complements are available as inputs. Use minimum number of transistors. Sn ; Find E through a Karnaugh diagram A P CP AB 00 11 01 10 0 00 0 0 01 0 0 0 0 0 11 Ó 10 1 1 0 = AC+AB+AC+CD = A (B+C)+AC+CD Nad 4 Vad F Ē JHĀ Aric B C B-IC -4 DCVSL impleventation

A complex logic gate snown in Figure 6.6 SFA -Write the Boolean equations for outputs F and G. What function does the circuit implement?  $F = \overline{AB} + \overline{AB}$   $F = \overline{AB} + \overline{AB} = (\overline{AB})(\overline{AB}) = (\overline{AB} + \overline{AB})(\overline{AB}) = (\overline{AB} + \overline{AB})(\overline{AB})(\overline{AB}) = (\overline{AB} + \overline{AB})(\overline{AB})(\overline{AB}) = (\overline{AB} + \overline{AB})(\overline{AB})(\overline{AB}) = (\overline{AB})(\overline{AB})(\overline{AB}) = (\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB}) = (\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})(\overline{AB})($ = AA+AB+AB+BE = AB+AB (Nxor)  $\overline{G} = AB + \overline{AB}$  ;  $G = AB + \overline{AB} = (\overline{AB})(\overline{AB}) = (\overline{A} + \overline{B})(A + B) =$ = (AA+AB+AB+(BE - AB+AB (xor) b) What logic family does this circuit belong to ? DCIUSE (Differential Cascole Voltage Switch Logic)



a) Determine the truth table for the circuit. What logic function does it implement?



6.15



b) Assuming 0 and 2,5V inputs, size the PMOS transistor to achieve a  $V_{0L} = 0,3V$ 

A 
$$V_{dd} = 2,5V$$
  
For the PMOS we have:  
 $V_{mm,p} = min \frac{3}{2} V_{5cl} - V_{7}; V_{5cl}; |V_{dsat}|_{1}^{2} = min \frac{5}{2} (1.5/0.25), 1.3$   
 $(1.5/0.25)$   $V_{B} = 2,5$   
 $V_{B} = 2,5$   

$$\begin{split} I_{dp} &= I_{dn} \\ k_{p}' \left(\frac{W}{L}\right)_{p} \left[ V_{gl,p} V_{m,w_{1}p} - \frac{V_{m,n_{1}p}}{2} \right] (1 + \lambda V_{sd_{1}p}) &= k_{n}' \left(\frac{W}{L}\right)_{n} \left[ V_{gl} V_{m,u_{1}n} - \frac{V_{m,n_{1}n}}{2} \right] (1 + \lambda V_{ss,n}) \\ 30 \cdot 10^{-16} \left(\frac{W}{L}\right)_{p} \left[ (2, 5 - 0, 4) \cdot 1 - \frac{1^{2}}{2} \right] (1 + 0, 1(2, 5 - 0, 3)) &= 115 \cdot 10^{-16} \left(\frac{1.5}{0, 15}\right) \left[ (2, 5 - 0, 43) \circ_{13} - \frac{0, 3^{2}}{2} \right] (1 + 0, 06 \cdot 0, 1) \\ \left(\frac{W}{L}\right)_{p} &= 6, 91 \\ \left(\frac{W}{L}\right)_{p} &= \frac{1, 23}{0, 25} \end{split}$$

6.15 continued

() If the PMOS was removed, would the circuit shill function connectly? Does the PMOS transistor serve any useful purpose?

No, the circuit would fail if the PMOS was removed. The output node would them remain low when AB=00 since it would be floating. The PMOS device pulls the output node high when it would otherwise be in a high impredance state.

a) If a process has a tout of O.tms, Req of 8k.R and C of 12fF, what is the ophimal number of stages between buffers in a pass-gate chain?

(See Inribude pp. 281-264)  
The optimal number of switches (mopt) between buffers is given by:  
mopt = 1.7 
$$\frac{t_{pbuf}}{CReq}$$
 (6.39)  
mopt = 1.7  $\frac{0.4.70^{-9}}{12.70^{-15}.8.70^{3}}$  = 3.47  $\approx$  3 gates between buffers

b) suppose that, if the dimension of this process are shrunk by  
a factor S, Req scales QS 
$$\frac{7}{5^2}$$
, C scales as  $\frac{7}{5}$ , and that  
scales as  $\frac{1}{5^2}$ . What is the expression for the optimal number  
of buffers as a function of S? What is the value if  $S=2$ ?  
Mopt, new =  $\frac{1}{17} \sqrt{\frac{t_{buf} (\frac{2}{5})}{c \frac{1}{5} \cdot Req} (\frac{3}{52})} = \frac{1}{17} \sqrt{\frac{t_{buf}}{c \frac{1}{5} \cdot Req} (\frac{3}{52})} = \frac{1}{17} \sqrt{\frac{t_{buf}}{c \frac{1}{5} \cdot Req} (\frac{3}{52})} = \frac{1}{17} \sqrt{\frac{0}{12 \cdot 10^{-15} \cdot 8 \cdot 10^2}} \sqrt{2} = 4,9074... \approx 5 gates between buffers$ 



6.20) Consider the circuit of figure 6.14
a) Give the logic function of x and y in terms of A,B, and C.
Sketch the waveforms at x and y for the given inputs.
Do x and y evaluate to the values you expected from their logic functions? Explain.



the circuit doesn't correctly implement the desired logic function. This stems from the fact that x is precharged high, and thus y is discharged as soon as the evaluation phase starts. Although x is eventually discharged by the first stage, y connot be charged high again since it is a dynamic node with no low - impedance path to Vol (during evaluate). Common solutions to this problem are to either place an inverter between the two stages (thus allowing only 0->1 transitions on the mouts to each stage during evaluate) as in domine logic or employing np-cmos. The latter is presented in b). (6.20) b) Redesign the gales using np-CMDS to eliminate any race conditions. Shetch the waveforms at x and y for your new 'circuit.

$$x = \overline{AB}$$
  
 $\gamma = \overline{x+c} = \overline{x} \cdot \overline{c}$   
 $S_{p} = \gamma(\overline{x}, \overline{c}) = \overline{x} \cdot c$  Pull-up network





- 6.21) suppose we wish to implement the two logic functions given by F=A+B+C and G=A+B+C+O. Assume both true and complementary signals are available.
  - a) Implement these functions in dynamic (Mos as cascaded postages so as to minimize the total transistor count.
    - Using PDN-networks : Second stage:  $S_n = \overline{G} = \overline{F+D} = \overline{F} \cdot \overline{D}$ First stage :  $S_n = \overline{F} = \overline{A+B+C} : \overline{A} \cdot \overline{E} \cdot \overline{C}$



b) Design an np-cmos implementation of the same logic functions. Does this design display any of the difficulties of port a)? Second stage:  $S_p = G(F, \overline{D}) = \overline{F} + \overline{D}$ First stage :  $S_n = \overline{F} = (no inverter on output) = A+B+C$  $\overline{T} = \overline{T}$ 



Figure 6.16 shows a dynamic cruos circuit in Domino logic. 6.23) In determining source and drain areas and perimeters, you may use the following approximations:  $AD = AS = W \cdot 0,625 \mu m$ PD = PS = W+ 1,25 mm Assume 0,1ns rise/fall times for all inputs, including the clock. Furthermore, you may assume that all the inputs and their complements are available, and that all inputs change during the precharge phase of the clock cycle. V10=2,5V V00=2,5V V00=2,5V Vu52,5V  $\begin{array}{c} & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & & \\ & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ &$ Ao-15(1/0,25)7+Ã. A1-12(51055)21-A1 Bo-15 (1/0,25) 71-Bo \$-15(2/0,25) B1-15(2/0,25) -B1

a) What Boolean functions are implemented at outputs F and G? If A and B are interpreted as two-bit binary words, A=A\_1A\_0 and B=B\_1B\_0, then what interpretation can be applied to output G?

\$-15(2/0,25)

First strage: Sn = AoBo + ÃoBo = F F = AoBo + AoBo (Ao XMOR Bo)

Second stage:  $S_n = F \cdot (A_1 B_1 + \overline{A_1} \overline{B_1}) = \overline{G}$  $G = (A_0 B_0 + \overline{A_0} \overline{E_0}) (A_1 B_1 + \overline{A_1} \overline{B_1})$ 

If A and B are interpred as two-bit binary words, output G is high if A=B => comparator!

.

6.23 b) Which gate (1 or 2) has the highest potential for harmful charge sharing and why? What sequence of inputs (spanning two clock cycles) results in the worst-case charge-sharing scenario?

Gate 2 has the higher potential for hamful charge sharing since the capacitance that contributes to charge sharing is larger than in gate 1. The sequence of inputs resulting in the worst-case charge sharing is  $A_0 = B_0$  and  $A_1 = B_1$  for the first cycle. Then  $A_0 = B_0$  and  $A_1 \neq B_1$  for the second cycle such that  $A_1/\overline{A_1}$ that is on during the second cycle is the same as in the first cycle. For example,  $A_0 = B_0 = A_1 = B_1 = V_{dJ}$  in cycle 1 and  $A_0 = B_0 = A_1 = V_{dJ}$ ,  $B_1 = OV$  in cycle 2. This will cause the charge at the output of gate 2

to be shared with the total parasitic capacitance at the drains of the A1, A1, and B1 transistors.

Figure 6.18 shows a two-input multiplexer. For this problem, assume independent, identically-distributed uniform white noise inputs.



- a) Does this schematic contain reconvergent fan-out? Explain your answer.
- This schematic has reconvergent fan-out because both inputs of the or-gate depend on the value of S.
- b) Find the exact signal (Pa) and transition (Po->1) formulas for nodes X, Y, and Z for:
  (1) A static, fully complementary CMOS implementation
  (2) A dynamic CMOS implementation.
- (1) Assuming a fully complementary CMOS implementation: X is the output of an AND-gate with independent, identicallydistributed uniform white noise inputs. Since the output is 1 only when both inputs are 1, P=0,25. On the other hand Po-on = PoP1 = 0,25 (1-0,25) = 0,1875. Y is also the output of an AND-gate with independent, identically-distributed uniform white noise inputs. The analysis is the same as with X. If we represent the truth table of the schematic we will see that P1=0,5 for 2. P1 for X and P1 for Y is 0,25 but they are never 1 at the same time ⇒ P1=0,5 for 2 since P1(out) = P1(in) for on-gates.

### 6.27 b) Assuming a dynamic CMOS implementation:

continued...

The results depends on the chosen implementation. For example, two n-blocks followed by a p-block, where all blocks are NAND-gates can result in the following solution. Use

 $Z = AS + B\overline{S} = \overline{AS \cdot B\overline{S}}$ 

Let the intermediate dynamic nodes be denoted as X' and Y' respectively. For n-type blocks we have  $P_{0\rightarrow 1} = P_0$  while for p-type blocks we have  $P_{0\rightarrow 1} = P_1$ As previously  $P_{X':0} = \frac{1}{4}$  during evaluation. In each precharge phase X' = 1 hence,  $P_{X':0\rightarrow 1} = \frac{1}{4}$  and therefore  $P_{Y':0\rightarrow 1} = \frac{1}{4}$ . As for the static case we have  $P_{Z':0} = \frac{1}{2}$  so then  $P_{Z':0\rightarrow 1} = \frac{1}{2}$