# FREE RANGE VHDL



BRYAN MEALY FABRIZIO TAPPERO

# Free Range VHDL

Bryan Mealy, Fabrizio Tappero

Free Range VHDL

Copyright ©2018 B. Mealy, F. Tappero

Release: 1.21

Date: 13 June 2019

Book size: 160 mm by 240 mm

Pages: 248

The electronic version of this book can be downloaded free of charge from:

http://www.freerangefactory.org

The authors have taken great care in the preparation of this book, but make no expressed or implied warranty of any kind and assume no responsibility for errors or omissions. No liability is assumed for incidental or consequential damages in connection with or arising out of the use of the information or programs contained in this book.

This book is licensed under the Creative Commons Attribution-ShareAlike Unported License, which permits unrestricted use, distribution, adaptation and reproduction in any medium, provided the original work is properly cited. If you build upon this work, you may distribute the resulting work only under the same, similar or a compatible license. To view a copy of this license, visit:

http://creativecommons.org/licenses/by-sa/3.0/

### Feedback and Contribution

We are more than happy to consider your contribution in improving, extending or correcting any part of this book. For any communication or feedback that you might have about the content of this book you can contact the authors using the form at the following address:

http://www.freerangefactory.org

Cover and Artwork by Robert Ash.



# **Table of Contents**

| $\mathbf{A}$ | ckno                   | wledgments                        | v  |
|--------------|------------------------|-----------------------------------|----|
| P            | urpos                  | se of this book                   | 1  |
| 1            | Intr                   | roduction To VHDL                 | 5  |
|              | 1.1                    | Golden Rules of VHDL              | 8  |
|              | 1.2                    | Tools Needed for VHDL Development | 8  |
| 2            | $\mathbf{V}\mathbf{H}$ | DL Invariants                     | 11 |
|              | 2.1                    | Case Sensitivity                  | 11 |
|              | 2.2                    | White Space                       | 11 |
|              | 2.3                    | Comments                          | 12 |
|              | 2.4                    | Parentheses                       | 12 |
|              | 2.5                    | VHDL Statements                   | 13 |
|              | 2.6                    | if, case and loop Statements      | 13 |
|              | 2.7                    | Identifiers                       | 14 |
|              | 2.8                    | Reserved Words                    | 15 |
|              | 2.9                    | VHDL Coding Style                 | 15 |
| 3            | $\mathbf{V}\mathbf{H}$ | DL Design Units                   | 17 |
|              | 3.1                    | Entity                            | 18 |
|              | 3.2                    | VHDL Standard Libraries           | 22 |

|   | 3.3  | Architecture                            | 23 |
|---|------|-----------------------------------------|----|
|   | 3.4  | Signal and Variable Assignments         | 23 |
|   | 3.5  | Summary                                 | 25 |
|   | 3.6  | Exercises                               | 26 |
| 4 | VH   | DL Programming Paradigm                 | 29 |
|   | 4.1  | Concurrent Statements                   | 30 |
|   | 4.2  | Signal Assignment Operator "<="         | 33 |
|   | 4.3  | Concurrent Signal Assignment Statements | 34 |
|   | 4.4  | Conditional Signal Assignment when      | 38 |
|   | 4.5  | Selected Signal Assignment with select  | 42 |
|   | 4.6  | Process Statement                       | 46 |
|   | 4.7  | Summary                                 | 47 |
|   | 4.8  | Exercises                               | 48 |
| 5 | Star | ndard Models in VHDL Architectures      | 51 |
|   | 5.1  | Data-flow Style Architecture            | 52 |
|   | 5.2  | Behavioral Style Architecture           | 53 |
|   | 5.3  | Process Statement                       | 53 |
|   | 5.4  | Sequential Statements                   | 55 |
|   |      | 5.4.1 Signal Assignment Statement       | 57 |
|   |      | 5.4.2 if Statement                      | 57 |
|   |      | 5.4.3 case Statement                    | 62 |
|   | 5.5  | Caveats Regarding Sequential Statements | 66 |
|   | 5.6  | Summary                                 | 68 |
|   | 5.7  | Exercises: Behavioral Modeling          | 68 |
| 6 | VH   | DL Operators                            | 71 |
|   | 6.1  | Logical Operators                       | 72 |
|   | 6.2  | Relational Operators                    | 72 |
|   | 6.3  | Shift Operator                          | 72 |
|   | 6.4  | Other Operators                         | 73 |
|   | 6.5  | Concatenation Operator                  | 74 |
|   | 6.6  | Modulus and Remainder Operators         | 74 |
|   | 6.7  | Review of Almost Everything Up to Now   | 75 |

| 7  | Usin  | g VHDL for Sequential Circuits                     | 77  |
|----|-------|----------------------------------------------------|-----|
|    | 7.1   | Simple Storage Elements Using VHDL                 | 77  |
|    | 7.2   | Inducing Memory: Data-flow vs. Behavioral Modeling | 85  |
|    | 7.3   | Important Points                                   | 85  |
|    | 7.4   | Exercises: Basic Memory Elements                   | 86  |
| 8  | Fini  | te State Machine Design Using VHDL                 | 89  |
|    | 8.1   | VHDL Behavioral Representation of FSMs             | 91  |
|    | 8.2   | One-Hot Encoding for FSMs                          | 101 |
|    | 8.3   | Important Points                                   | 106 |
|    | 8.4   | Exercises: Behavioral Modeling of FSMs             | 107 |
| 9  | Stru  | ctural Modeling In VHDL                            | 119 |
|    | 9.1   | VHDL Modularity with Components                    | 121 |
|    | 9.2   | Generic Map                                        | 129 |
|    | 9.3   | Important Points                                   | 131 |
|    | 9.4   | Exercises: Structural Modeling                     | 132 |
| 10 | Regi  | sters and Register Transfer Level                  | 135 |
|    | 10.1  | Important Points                                   | 142 |
|    | 10.2  | Exercises: Register Transfer Level Circuits        | 142 |
| 11 | Data  | a Objects                                          | 145 |
|    | 11.1  | Types of Data Objects                              | 145 |
|    | 11.2  | Data Object Declarations                           | 146 |
|    | 11.3  | Variables and Assignment Operator ":="             | 147 |
|    | 11.4  | Signals vs. Variables                              | 147 |
|    | 11.5  | Standard Data Types                                | 149 |
|    | 11.6  | User-Defined Types                                 | 149 |
|    | 11.7  | Commonly Used Types                                | 150 |
|    | 11.8  | Integer Types                                      | 150 |
|    | 11.9  | signed and unsigned Types                          | 152 |
|    | 11.10 | std_logic Types                                    | 153 |
|    | 11.11 | Important Points                                   | 156 |

| 12 Loc | oping Constructs                                            | 157         |
|--------|-------------------------------------------------------------|-------------|
| 12.1   | for and while Loops                                         | 157         |
|        | 12.1.1 for Loops                                            | 158         |
|        | 12.1.2 while Loops                                          | 160         |
|        | 12.1.3 Loop Control: next and exit Statements               | 160         |
| 13 Sta | andard Digital Circuits in VHDL                             | 163         |
| 13.1   | RET D Flip-flop - Behavioral Model                          | 164         |
| 13.2   | 2 FET D Flip-flop with Active-low Asynchronous Preset       | -           |
|        | Behavioral Model                                            | 164         |
| 13.3   | 8 8-Bit Register with Load Enable - Behavioral Model        | 165         |
| 13.4   | 4 Synchronous Up/Down Counter - Behavioral Model            | 165         |
| 13.5   | 5 Shift Register with Synchronous Parallel Load - Behaviora | al          |
|        | Model                                                       | 166         |
| 13.6   | 8 8-Bit Comparator - Behavioral Model                       | 167         |
| 13.7   | 7 BCD to 7-Segment Decoder - Data-Flow Model                | 168         |
| 13.8   | 8 4:1 Multiplexer - Behavioral Model                        | 168         |
| 13.9   | 9 4:1 Multiplexer - Data-Flow Model                         | 169         |
| 13.1   | 10 Decoder                                                  | 169         |
| Apper  | ndix A VHDL Reserved Words                                  | 171         |
| Apper  | ndix B Standard VHDL Packages                               | 173         |
| B.1    | IEEE Standard Libraries                                     | 175         |
| B.2    | Non-standard Libraries                                      | 176         |
| Apper  | ndix C Exercise Solutions                                   | 177         |
| Apper  | ndix D VHDL Reference Cards                                 | <b>22</b> 9 |
| Apper  | ndix E Contributors to This Book                            | 235         |

# **Acknowledgments**

The authors would like to thank Christina Jarron for her invaluable contribution to proofreading this book and for her useful suggestions. Special thanks also to Rob Ash for helping us make the cover of the book distinctive with his original artwork. A massive thank you goes to Keith Knowles for his time and effort in reviewing and editing the final draft of this book. Finally, the authors would like to thank all the people who have provided feedback and suggestions.

# Purpose of this book

The purpose of this book is to provide students and young engineers with a guide to help them develop the skills necessary to be able to use VHDL for introductory and intermediate level digital design. These skills will also give you the ability and the confidence to continue on with VHDL-based digital design. In this way, you will also take steps toward developing the skills required to implement more advanced digital design systems. Although there are many books and on-line tutorials dealing with VHDL, these sources are often troublesome for several reasons. Firstly, much of the information regarding VHDL is either needlessly confusing or poorly written. Material with these characteristics seems to be written from the standpoint of someone who is either painfully intelligent or has forgotten that their audience may be seeing the material for the first time. Secondly, the common approach for most VHDL manuals is to introduce too many topics and a lot of extraneous information too early. Most of this material would best appear later in the presentation. Material presented in this manner has a tendency to be confusing, is easily forgotten if misunderstood or simply is never applied. The approach taken by this book is to provide only what you need to know to quickly get up and running in VHDL. As with all learning, once you have obtained and applied some useful information, it is much easier to build on what you know as opposed to continually adding information that is not directly applicable to the

subjects at hand.

The intent of this book is to present topics to someone familiar with digital logic design and with some skills in algorithmic programming languages such as Java or C. The information presented here is focused on giving a solid knowledge of the approach and function of VHDL. With a logical and intelligent introduction to basic VHDL concepts, you should be able to quickly and efficiently create useful VHDL code. In this way, you will see VHDL as a valuable design, simulation and test tool rather than another batch of throw-away technical knowledge encountered in some forgotten class or lab.

Lastly, VHDL is an extremely powerful tool. The more you understand as you study and work with VHDL, the more it will enhance your learning experience independently of your particular area of interest. It is well worth noting that VHDL and other similar hardware design languages are used to create most of the digital integrated circuits found in the various electronic gizmos that overwhelm our modern lives. The concept of using software to design hardware that is controlled by software will surely provide you with endless hours of contemplation. VHDL is a very exciting language and mastering it will allow you to implement systems capable of handling and processing in parallel ns-level logic events in a comfortable software environment.

This book was written with the intention of being freely available to everybody. The formatted electronic version of this book is available from the Internet. Any part of this book can be copied, distributed and modified in accordance with the conditions of its license.

DISCLAIMER: This book quickly takes you down the path toward understanding VHDL and writing solid VHDL code. The ideas presented herein represent the core knowledge you will need to get up and running with VHDL. This book in no way presents a complete description of the VHDL language. In an effort to expedite the learning process, some of the finer details of VHDL have been omitted from this book. Anyone who has the time and inclination should feel free to further explore the true depth of the VHDL language. There are many on-line VHDL reference books and

free tutorials. If you find yourself becoming curious about what this book is not telling you about VHDL, take a look at some of these references.

# Introduction To VHDL

VHDL has a rich and interesting history<sup>1</sup>. But since knowing this history is probably not going to help you write better VHDL code, it will only be briefly mentioned here. Consulting other, lengthier texts or search engines will provide more information for those who are interested. Regarding the VHDL acronym, the V is short for yet another acronym: VHSIC or Very High-Speed Integrated Circuit. The HDL stands for Hardware Description Language. Clearly, the state of technical affairs these days has done away with the need for nested acronyms. VHDL is a true computer language with the accompanying set of syntax and usage rules. But, as opposed to higher-level computer languages, VHDL is primarily used to describe hardware. The tendency for most people familiar with a higherlevel computer language such as C or Java is to view VHDL as just another computer language. This is not altogether a bad approach if such a view facilitates the understanding and memorization of the language syntax and structure. The common mistake made by someone with this approach is to attempt to program in VHDL as they would program a higher-level computer language. Higher-level computer languages are sequential in nature; VHDL is not.

VHDL was invented to describe hardware and in fact VHDL is a *concurrent* language. What this means is that, normally, VHDL instructions are all executed at the same time (concurrently), regardless of the size of

<sup>&</sup>lt;sup>1</sup>VHDL-Wikipedia: http://en.wikipedia.org/wiki/VHDL

your implementation. Another way of looking at this is that higher-level computer languages are used to describe algorithms (sequential execution) and VHDL is used to describe hardware (parallel execution). This inherent difference should necessarily encourage you to re-think how you write your VHDL code. Attempts to write VHDL code with a high-level language style generally result in code that nobody understands. Moreover, the tools used to synthesize<sup>2</sup> this type of code have a tendency to generate circuits that generally do not work correctly and have bugs that are nearly impossible to trace. And if the circuit does actually work, it will most likely be inefficient due to the fact that the resulting hardware was unnecessarily large and overly complex. This problem is compounded as the size and complexity of your circuits becomes greater.

There are two primary purposes for hardware description languages such as VHDL. First, VHDL can be used to model digital circuits and systems. Although the word "model" is one of those overly used words in engineering, in this context it simply refers to a description of something that presents a certain level of detail. The nice thing about VHDL is that the level of detail is unambiguous due to the rich syntax rules associated with it. In other words, VHDL provides everything that is necessary in order to describe any digital circuit. Likewise, a digital circuit/system is any circuit that processes or stores digital information. Second, having some type of circuit model allows for the subsequent simulation and/or testing of the circuit. The VHDL model can also be translated into a form that can be used to generate actual working circuits. The VHDL model is magically interpreted by software tools in such a way as to create actual digital circuits in a process known as synthesis.

There are other logic languages available to model the behavior of digital circuit designs that are easy to use because they provide a graphical method to model circuits. For them, the tendency is to prefer the graphical approach because it has such a comfortable learning curve. But, as you can easily imagine, your growing knowledge of digital concepts is accompanied

<sup>&</sup>lt;sup>2</sup>Synthesis: the process of interpreting VHDL code and outputting a definition of the physical circuit implementation to be programmed on a device such as an FPGA.

<sup>&</sup>lt;sup>3</sup>It is not really magic. There is actually a well-defined science behind it.

by the ever-increasing complexity of digital circuits you are dealing with. The act of graphically connecting a bunch of lines on the computer screen quickly becomes tedious. The more intelligent approach to digital circuit design is to start with a system that is able to describe exactly how your digital circuit works (in other words, modeling it) without having to worry about the details of connecting large quantities of signal lines. Having a working knowledge of VHDL will provide you with the tools to model digital circuits in a much more intelligent manner.

Finally, you will be able to use your VHDL code to create actual functioning circuits. This allows you to implement relatively complex circuits in a relatively short period of time. The design methodology you will be using allows you to dedicate more time to designing your circuits and less time "constructing" them. The days of placing, wiring and troubleshooting multiple integrated circuits on a proto-board are gone.

VHDL is a very exciting language that can allow the design and implementation of functions capable of processing an enormous amount of data by employing a relatively low-cost and low-power hardware. Moreover, what is really impressive is that, via simple VHDL modules, you can have direct access to basic ns-level logic events as well as communicate using a USB port or drive a VGA monitor to visualize graphics of modest complexity.

Modeling digital circuits with VHDL is a form of modern digital design distinct from schematic-based approaches. The programmer writes a loose description of what the final logic circuit should do and a language compiler, in this case called a synthesizer, attempts to "infer" what the actual final physical logic circuit should be. Novice programmers are not always able to convince the synthesizer to implement something that seems very clear in their minds. A somehow old-fashioned alternative to a descriptive language such as VHDL is one in which the programmer simply interconnects a finite number of digital blocks that he has pooled from a library in an attempt to reach the same objective. This approach is not only very time consuming but also inherently limiting and very error prone.

Modern digital design is more about appropriately modeling digital circuits and maintaining a quality description of the circuit. All that is left now is to learn how to properly use VHDL to describe what you want to implement.

### 1.1 Golden Rules of VHDL

Before you start, here are a couple of points that you should never forget when working with VHDL.

VHDL is a hardware-design language. Although most people have probably already been exposed to some type of higher-level computer language, these skills are only indirectly applicable to VHDL. When you are working with VHDL, you are not programming, you are "designing hardware". Your VHDL code should reflect this fact. What does this mean? It means that unless you are inside certain constructs, your code lines will be executed almost all at once. If your VHDL code appears too similar to code of a higher-level computer language, it is probably bad VHDL code. This is vitally important.

### Have a general concept of what your hardware should look like.

Although VHDL is vastly powerful, if you do not understand basic digital constructs, you will probably be unable to generate efficient digital circuits. Digital design is similar to higher-level language programming in that even the most complicated programming at any level can be broken down into some simple programming constructs. There is a strong analogy to digital design in that even the most complicated digital circuits can be described in terms of basic digital constructs. In other words, if you are not able to roughly envision the digital circuit you are trying to model in terms of basic digital circuits, you will probably misuse VHDL, thus angering the VHDL gods. VHDL is cool, but it is not as magical as it initially appears to be.

# 1.2 Tools Needed for VHDL Development

VHDL is a language used to implement hardware which will run other software (for example C). A Field Programmable Gate Array (FPGA) is probably the most common device that you can use for your VHDL

implementations. If you want to do VHDL coding for FPGAs you will have to play within the rules that current major FPGA manufacturers have drawn up to help you (rules which also ensure their continued existence in the market).

The successful implementation of a VHDL-based system roughly calls for the following steps: VHDL code writing, compiling, simulation and synthesis. All major FPGA manufacturers have a set of software and hardware tools that you can use to perform the mentioned steps. Most of these software tools are free of charge but are not open-source. Nevertheless, the same tools follow a license scheme, whereby paying a certain amount of money allows you to take advantage of sophisticated software features or get your hands on proprietary libraries with lots of components (e.g. a 32-bit processor) that you can easily include in your own project.

If your have no interest in proprietary libraries you can use open-source solutions (e.g.  $GHDL^4$  or  $BOOT^5$ ) which will allow you to compile and simulate your VHDL code using the open-source tool  $gcc^6$ . At the time of writing, no open-source solution is available for the synthesis process. However synthesis can be accomplished using a free-license version of any major FPGA manufacturer's software tool (e.g. Xilinx Vivado).

Thanks to the open-source community, you can write, compile and simulate VHDL systems using excellent open-source solutions. This book will show you how to get up and running with the VHDL language. For further tasks such as synthesis and upload of your code into an FPGA, the free of charge Xilinx Vivado<sup>7</sup> or the Altera equivalent tool Quartus, can be employed.

<sup>&</sup>lt;sup>4</sup>VHDL simulator GHDL: http://ghdl.free.fr

<sup>&</sup>lt;sup>5</sup>VHDL software tool BOOT: http://www.freerangefactory.org

<sup>&</sup>lt;sup>6</sup>Multi-language open-source compiler GCC: http://gcc.gnu.org

<sup>&</sup>lt;sup>7</sup>Xilinx Vivado: https://www.xilinx.com/products/design-tools/vivado.html

# **VHDL** Invariants

There are several features of VHDL that you should know before moving forward. Although it is rarely a good idea for people to memorize anything, you should memorize the basic concepts presented in this section. This should help eliminate some of the drudgery involved in learning a new programming language and lay the foundation that will enable you to create visually pleasing and good VHDL source code.

# 2.1 Case Sensitivity

VHDL is not case sensitive. This means that the two statements shown in Listing 2.1 have the exact same meaning (don't worry about what the statement actually means though). Keep in mind that Listing 2.1 shows an example of VHDL case sensitivity and not good VHDL coding practices.

```
Listing 2.1: An example of VHDL case insensitivity.

Dout <= A and B; doUt <= a AnD b;
```

# 2.2 White Space

VHDL is not sensitive to white space (spaces and tabs) in the source document. The two statements in Listing 2.2 have the exact same meaning. Once again, Listing 2.2 is not an example of good VHDL coding style. Note that Listing 2.2 once again indicates that VHDL is not case sensitive.

```
Listing 2.2: An example showing VHDL's indifference to white space.

nQ <= In_a or In_b;

nQ <=in_a OR in_b;
```

### 2.3 Comments

Comments in VHDL begin with the symbol "—" (two consecutive dashes). The VHDL synthesizer ignores anything after the two dashes and up to the end of the line in which the dashes appear. Listing 2.3 shows two types of commenting styles. Unfortunately, there are no block-style comments (comments that span multiple lines but do not require comment marks on every line) available in VHDL.

```
Listing 2.3: Two typical uses of comments.

-- This next section of code is used to blah-blah
-- This type of comment is the best fake for block-style commenting.

PS_reg <= NS_reg; -- Assign next_state value to present_state
```

Appropriate use of comments increases both the readability and the understandability of VHDL code. The general rule is to comment any line or section of code that may not be clear to a reader of your code besides yourself. The only inappropriate use of a comment is to state something that is patently obvious. It is hard to imagine code that has too few comments so don't be shy: use lots of comments. Research has shown that using lots of appropriate comments is actually a sign of high intelligence.

### 2.4 Parentheses

VHDL is relatively lax on its requirement for using parentheses. Like other computer languages, there are a few precedence rules associated with the various operators in the VHDL language. Though it is possible to learn all these rules and write clever VHDL source code that will ensure the readers of your code are left scratching their heads, a better idea is to practice liberal use of parentheses to ensure the human reader of your source code understands the purpose of the code. Once again, the two statements appearing in Listing 2.4 have the same meaning. Note that extra white space has been added along with the parentheses to make the

2.5 VHDL Statements 13

lower statement clearer.

Listing 2.4: Example of parentheses that can improve clarity.

```
if x = '0' and y = '0' or z = '1' then
    blah; -- some useful statement
    blah; -- some useful statement
end if;
if ( ((x = '0') and (y = '0')) or (z = '1') ) then
    blah; -- some useful statement
    blah; -- some useful statement
end if;
```

### 2.5 VHDL Statements

Similar to other algorithmic computer languages, every VHDL statement is terminated with a semicolon. This fact helps when attempting to remove compiling errors from your code since semicolons are often omitted during initial coding. The main challenge then is to know what constitutes a VHDL statement in order to know when to include semicolons. The VHDL synthesizer is not as forgiving as other languages when superfluous semicolons are placed in the source code.

# 2.6 if, case and loop Statements

As you will soon find out, the VHDL language contains if, case and loop statements. A common source of frustration that occurs when learning VHDL are the classic mistakes involving these statements. Always remember the rules stated below when writing or debugging your VHDL code and you will save yourself a lot of time. Make a note of this section as one you may want to read again once you have had a formal introduction to these particular statements.

- Every if statement has a corresponding then component
- Each if statement is terminated with an end if;
- If you need to use an else if construct, the VHDL version is elsif
- Each case statement is terminated with an end case;
- Each loop statement has a corresponding end loop; statement

In general, you should not worry too much about memorizing code syntax as chances are you will use an editor sophisticated enough to have code

snippets (namely Gedit<sup>1</sup>). A good programmer distinguishes himself by other means than perfectly remembering code syntax.

### 2.7 Identifiers

An identifier refers to the name given to various items in VHDL. Examples of identifiers in higher-level languages include variable names and function names. Examples of identifiers in VHDL include variable names, signal names and port names (all of which will be discussed soon). Listed below are the hard and soft rules (i.e. you must follow them or you should follow them), regarding VHDL identifiers.

- Identifiers should be self-describing. In other words, the text you apply to identifiers should provide information as to the use and purpose of the item the identifier represents.
- Identifiers can be as long as you want (contain many characters). Shorter
  names make for better reading code, but longer names present more
  information. It is up to the programmer to choose a reasonable identifier
  length.
- Identifiers can only contain a combination of letters (A-Z and a-z), digits (0-9) and the underscore character ("\_").
- Identifiers must start with an alphabetic character.
- Identifiers must not end with an underscore and must never have two consecutive underscores.
- The best identifier for a function that calculates the position of the Earth is **CalcEarthPosition** or **calc\_earth\_position**. Try to be consistent.
- The best identifier for a variable that stores the age of your car is **AgeMyCar** or **age\_my\_car**. Again, try to be consistent.

Remember, intelligent choices for identifiers make your VHDL code more readable, understandable and more impressive to coworkers, superiors, family and friends. A few examples of both good and bad choices for identifier names appear in Listing 2.5 and in Listing 2.6.

<sup>&</sup>lt;sup>1</sup>Gedit, the official Linux GNOME text editor: http://projects.gnome.org/gedit

2.8 Reserved Words 15

| Listing 2.5                                                      | : Valid identifiers.                                                                    | Listing 2.6: Invalid identifiers.                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| data_bus WE div_flag port_A in_bus clk clk_in clk_out mem_read_d | descriptive nameclassic write enablereal winnerprovides some infoinput busclassic clock | 3Bus_val begins with a number DDD not self commenting mid_\$num illegal character lastval consec. underscores str_val ends with underscore in uses VHDL reserved word @#\$%% total garbage it_sucks try to avoid Big_vAlUe valid but ugly pa possibly lacks meaning sim-val illegal character(dash) DDE_SUX no comment |
|                                                                  |                                                                                         |                                                                                                                                                                                                                                                                                                                        |

### 2.8 Reserved Words

There is a list of words that have been assigned special meaning by the VHDL language. These special words, usually referred to as reserved words, cannot be used as identifiers when writing VHDL code. A partial list of reserved words that you may be inclined to use appears in Listing 2.7. A complete list of reserved words appears in the Appendix. Notably missing from Listing 2.7 are standard operator names such as AND, OR, XOR, etc.

| Listing 2.7: A short list of VHDL reserved words.       |                                                            |                                                              |                                      |                                       |                                                    |  |
|---------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------|---------------------------------------|----------------------------------------------------|--|
| access<br>body<br>for<br>label<br>of<br>return<br>until | after<br>buffer<br>function<br>loop<br>on<br>signal<br>use | alias<br>bus<br>generic<br>mod<br>open<br>shared<br>variable | all constant group new out then wait | attribute exit in next range to while | block<br>file<br>is<br>null<br>rem<br>type<br>with |  |

# 2.9 VHDL Coding Style

Coding style refers to the appearance of the VHDL source code. Obviously, the freedom provided by case insensitivity, indifference to white space and lax rules on parentheses creates a coding anarchy. The emphasis in coding style is therefore placed on readability. Unfortunately, the level of readability of any document, particularly coding text, is subjective. Writing VHDL code is similar to writing code in other computer languages such as C and Java where you have the ability to make the document more readable without changing the functioning of the code. This is primarily

done by indenting certain portions of the program, using self-describing identifiers and providing proper comments when and where necessary.

Instead of stating here a bunch of rules for you to follow as to how your code should look, you should instead strive to simply make your source code readable. Listed below are a few thoughts on what makes readable source code.

- Chances are that if your VHDL source code is readable to you, it will be readable to others who may need to peruse your document. These other people may include someone who is helping you get the code working properly, someone who is assigning a grade to your code, or someone who signs your paycheck at the end of the day. These are the people you want to please. These people are probably very busy and more than willing to make a superficial glance at your code. Nice looking code will slant such subjectivity in your favor.
- If in doubt, your VHDL source code should be modeled after some other VHDL document that you find organized and readable. Any code you look at that is written down somewhere is most likely written by someone with more VHDL experience than a beginner such as yourself. Emulate the good parts of their style while on the path to creating an even more readable style.
- Adopting a good coding style helps you write code without mistakes. As with other compilers you have experience with, you will find that the VHDL compiler does a great job of knowing a document has an error but a marginal job at telling you where or what the error is. Using a consistent coding style enables you to find errors both before compilation and after the compiler has found an error.
- A properly formatted document explicitly presents information about your design that would not otherwise be readily apparent. This is particularly true when using proper indentation and sufficient comments.

# **VHDL** Design Units

The "black-box" approach to any type of design implies a hierarchical structure in which varying amounts of detail are available at each of the different levels of the hierarchy. In the black-box approach, units of action which share a similar purpose are grouped together and abstracted to a higher level. Once this is done, the module is referred to by its inherently more simple black-box representation rather than by the details of the circuitry that actually performs that functionality. This approach has two main advantages. First, it simplifies the design from a systems standpoint. Examining a circuit diagram containing appropriately named black boxes is much more understandable than staring at a circuit containing a countless number of logic gates. Second, the black-box approach allows for the reuse of previously written code.

Not surprisingly, VHDL descriptions of circuits are based on the black-box approach. The two main parts of any hierarchical design are the black box and the stuff that goes in the black box (which can of course be other black boxes). In VHDL, the black box is referred to as **entity** and the stuff that goes inside it is referred to as the **architecture**. For this reason, the VHDL entity and architecture are closely related. As you can probably imagine, creating the entity is relatively simple while a good portion of the VHDL coding time is spent on properly writing the architecture. Our approach here is to present an introduction to writing VHDL code by describing the entity and then moving on to the details of writing the

architecture. Familiarity with the entity will hopefully aid in your learning of the techniques to describe the architecture.

# 3.1 Entity

The VHDL entity construct provides a method to abstract the functionality of a circuit description to a higher level. It provides a simple wrapper for the lower-level circuitry. This wrapper effectively describes how the black box interfaces with the outside world. Since VHDL describes digital circuits, the entity simply lists the various inputs and outputs of the underlying circuitry. In VHDL terms, the black box is described by an entity declaration. The syntax of the entity declaration is shown in Listing 3.1.

my\_entity defines the name of the entity. The next section is nothing more than the list of signals from the underlying circuit that are available to the outside world, which is why it is often referred to as an interface specification. The port\_name\_x is an identifier used to differentiate the various signals. The next keyword (the keyword in) specifies the direction of the signal relative to the entity where signals can either enter, exit or do both. These input and output signals are associated with the keywords in, out and inout¹ respectively. The next keyword (the keyword std\_logic) refers to the type of data that the port will handle. There are several data types available in VHDL but we will primarily deal with the std\_logic type and derived versions. More information regarding the various VHDL data types will be discussed later.

When you attempt to write fairly complicated VHDL code, you will need to split your code into different files, functions and packages constructors which will help you better deal with your code. In this scenario, the entity body will not only host the port definition statements but, most likely, other procedures as well. We will talk about this later in the book.

<sup>&</sup>lt;sup>1</sup>The input data mode will be discussed later on in the book.

3.1 Entity 19





Listing 3.2 shows an example of a black box and the VHDL code used to describe it. Listed below are a few points to note about the code in Listing 3.2. Most of the points deal with the readability and understandability of the VHDL code.

- Each port name is unique and has an associated mode and data type. This is a requirement.
- The VHDL compiler allows several port names to be included on a single line. Port names are separated by commas. Always strive for readability.
- Port names are somewhat lined up in a feeble attempt to increase readability. This is not a requirement but you should always be striving for readability. Remember that white spaces are ignored by the compiler.
- A comment, which tells us what this entity does, is included.
- A black-box diagram of the circuit is also provided. Once again, drawing some type of diagram helps with any VHDL code that you may be writing. Remember: do not be scared, draw a picture.

Hopefully, you are not finding these entity specifications too challenging. In fact, they are so straightforward, we will throw in one last twist before we leave the realm of VHDL entities. Most of the more meaningful circuits that you will be designing, analyzing and testing have many similar and closely related inputs and outputs. These are commonly referred to as "bus signals" in computer lingo. Bus lines are made of more than one signal that differ in name by only a numeric character. In other words, each

separate signal in the bus name contains the bus name plus a number to separate it from other signals in the bus. Individual bus signals are referred to as elements of the bus. As you would imagine, buses are often used in digital circuits. Unfortunately, the word bus also refers to established data transfer protocols. To disambiguate the word bus, we will be using the word "bundle" to refer to a set of similar signals and bus to refer to a protocol.

Bundles are easily described in the VHDL entity. All that is needed is a new data type and a special notation to indicate when a signal is a bundle or not. A few examples are shown in Listing 3.3. In these examples note that the mode remains the same but the type has changed. The std\_logic data type has now been replaced by the word std\_logic\_vector to indicate that each signal name contains more than one signal. There are ways to reference individual members of each bundle, but we will get to those details later.

As you can see by examining Listing 3.3, there are two possible methods to describe the signals in a bundle. These two methods are shown in the argument lists that follow the data type declaration. The signals in the bundle can be listed in one of two orders which are specified by the **to** and **downto** keywords. If you want the most significant bit of your bundle to be the first bit on the left you use the **downto** keyword. Be sure not to forget the orientation of signals when you are using this notation in your VHDL model.

In the black box of Listing 3.3 you can see the formal notation for a bundle. Note that the black box uses a slash-and-number notation. The slash across the signal line indicates the signal is a bundle and the associated number specifies the number of signals in the bundle. Worthy of mention regarding the black box relative to Listing 3.3 is that the input lines sel1 and sel0 could have been made into one bundle containing the two signals.

3.1 Entity 21



· Unlike the other examples, this is actually an interface -- for a MUX that selects one of four bus lines for the output. entity mux4 is port ( a\_data : in std\_logic\_vector(0 to 7);

```
std_logic_vector(0 to 7);
std_logic_vector(0 to 7);
         c_data
                    : in
                               std_logic_vector(0 to 7);
         d_data
                    : in
         sel1, sel0 : in
                               std_logic;
         data_out : out
                               std_logic_vector(7 downto 0));
end mux4;
```

Listing 3.3: Entity declaration with bundles.

: in

b\_data

The data type std\_logic and the data type std\_logic\_vector is what the IEEE has standardized for the representation of digital signals. Normally, you should consider that these data types assume the logic value 1 or the logic value 0. However, as specified in the std\_logic\_1164 package, the implementation of the std\_logic type (and the std\_logic\_vector type) is a little more generous and includes 9 different values, specifically: 0,1,U,X,Z,W,L,H,-.

The data type std\_logic becomes available to you soon after the declaration library IEEE; use IEEE.std\_logic\_1164.all; at the beginning of your code.

The reason for all these values is the desire for modeling three-state drivers, pull-up and pull-down outputs, high impedance state and a few others types of inputs/outputs. For more details refer to the IEEE 1164 Standard<sup>2</sup>.

Alternatively to the std\_logic data type, VHDL programmers sometimes use the much simpler data type bit which has only the logic values 1 and 0.

<sup>&</sup>lt;sup>2</sup>IEEE 1164 Standard: http://en.wikipedia.org/wiki/IEEE\_1164

### 3.2 VHDL Standard Libraries

The VHDL language as many other computer languages, has gone through a long and intense evolution. Among the most important standardization steps we can mention are the release of the IEEE Standard 1164 package as well as some child standards that further extended the functionality of the language. In order to take advantage of the main implementable feature of VHDL you just need to import the two main library packages as shown in lines  $2\sim4$  of Listing 3.4.

Listing 3.4: Typical inclusions of IEEE standard libraries. 1 -- library declaration 2 library IEEE; 3 use IEEE.std logic 1164.all; -- basic IEEE library 4 use IEEE.numeric std.all; -- IEEE library for the unsigned type and -- various arithmetic operators 7 -- WARNING: in general try NOT to use the following libraries 8 -because they are not IEEE standard libraries 9 -- use IEEE.std\_logic\_arith.all; 10 -- use IEEE.std\_logic\_unsigned.all; 11 -- use IEEE.std\_logic\_signed 12 13 -- entity 14 entity my\_ent is port ( A, B, C : in std\_logic; F 16 : out std\_logic); 17 end my\_ent; 18 -- architecture 19 architecture my\_arch of my\_ent is 20 signal v1, v2 : std\_logic\_vector (3 downto 0); signal u1 : unsigned (3 downto 0);
signal i1 : integer; 21 signal i1 22 23 begin u1 <= "1101"; 24 i1 <= 13; -- = "1101" 26 v1 <= std\_logic\_vector(u1);</pre> v2 <= std\_logic\_vector(to\_unsigned(i1, v2'length)); -- = "1101" 27 28 29 -- "4" could be used instead of "v2'length", but the "length" 30 -- attribute makes life easier if you want to change the size of v2 31 F <= NOT (A AND B AND C); 32 33 end my\_arch;

Once these packages have been included, you will have access to a very large set of goodies: several data types, overloaded operators, various conversion functions, math functions and so on. For instance, the inclusion of the package numeric\_std.all will give you the possibility of using the unsigned data type and the function to\_unsigned shown in Listing 3.4. For a detailed description of what these libraries include, refer to the

3.3 Architecture 23

Language Templates of your favorite synthesis software tool.

For more information on VHDL standard libraries refer to the Appendix.

### 3.3 Architecture

The VHDL entity declaration, introduced before, describes the interface or the external representation of the circuit. The architecture describes what the circuit actually does. In other words, the VHDL architecture describes the internal implementation of the associated entity. As you can probably imagine, describing the external interface to a circuit is generally much easier than describing how the circuit is intended to operate. This statement becomes even more important as the circuits you are describing become more complex.

There can be any number of equivalent architectures describing a single entity. As you will eventually discover, the VHDL coding style used inside the architecture body has a significant effect on the way the circuit is synthesized (how the circuit will be implemented inside an actual silicon device). This gives the VHDL programmer the flexibility of designing systems with specific positive or negative features such as particular physical size (measuring the number of needed basic digital elements) or operational speed.

For various reasons, such as facilitating code re-usability and connectibility, an architecture can be modeled in different ways. Understanding the various modeling techniques and understanding how to use them represent the first important steps in learning VHDL.

An architecture can be written by means of three modeling techniques plus any combination of these three. There is the **data-flow model**, the **behavioral model**, the **structural model** and the **hybrid models**. These models will be described throughout the book. Listing 3.5 gives a sneak preview of what a simple but complete VHDL code block looks like.

# 3.4 Signal and Variable Assignments

In VHDL there are several object types. Among the most frequently used we will mention the **signal** object type, the **variable** object type and the

Listing 3.5: Example of a simple VHDL block.

```
----- FILE: my sys.vhd -----
2 -- library declaration
3 library ieee;
4 use ieee.std logic 1164.all:
6 -- the ENTITY
7 entity circuit1 is
   port (A,B,C : in std_logic;
8
a
           F,G : out std_logic);
10 end circuit1;
11
12 -- the ARCHITECTURE
13 architecture circuit1_arc of circuit1 is
                                          -- signal definition
signal sig_1 : std_logic;
16
    process (a,b,c)
         variable var_1 : integer;
                                         -- variable definition
17
      begin
18
19
         F <= not (A and B and C);
                                          -- signal assignment
         siq_1 <= A;
                                         -- another signal assignment
20
          var_1 := 34;
21
                                         -- variable assignment
      end process;
22
23
24
      G \le not (A and B):
                                          -- concurrent assignment
25 end circuit1_arc;
```

constant object type. The signal type is the software representation of a wire. The variable type, like in C or Java, is used to store local information. The constant is like a variable object type, the value of which cannot be changed. A signal object can be of different types; we saw before, for example, that a signal object can be of type std\_logic or of other types like integer, custom types, etc. The same applies for variable objects.

Before using any signal or variable, it is mandatory to declare them. Signals are declared at the top of the architecture body, just before the keyword begin. Variables must be declared inside the *process construct* and are local. An example is shown in line 14 and 17 of Listing 3.5.

As seen in line 19 and line 20 of Listing 3.5 when you want to assign a new value to an object of type signal you use the operator "<=". Alternatively, when you want to assign a new value to an object of type variable you will use the operator ":=", shown in line 21.

It is important to understand the difference between variables and signals, specifically when their value changes. A variable changes its value soon after the variable assignment is executed. Instead, a signal changes its value "some time" after the signal assignment expression is evaluated.

3.5 Summary 25

This has important consequences for the updated values of variables and signals. This means that you should never assume that a signal assignment can happen instantly and it also means that you can take advantage of variables every time you need to implement a counter or to store values when inside a process.

In order to be able to introduce the use of a variable we had to employ the *process construct*, a construct that you are not yet familiar with. We will see more in details later on in the book that any time we need a non-concurrent execution environment where code lines are executed one after the other (like in C or Java), we will be using the *process construct*. Inside a process, all instructions are executed consecutively from top to bottom. However the process itself will be executed concurrently with the rest of the code (e.g. the instruction at line 24).

Always remember that the assignment of Listing 3.5 at line 24 and the execution of the process, are not executed consecutively but instead concurrently (all at the same time). Any hope that the execution of line 24 will happen before or after the execution of the process will only result in great disappointment.

As a final note, let us to remind that the type std\_logic only exists if you declare the library ieee.std\_logic\_1164.all as done in line 4 of Listing 3.5.

# 3.5 Summary

- The entity declaration describes the inputs and outputs of your circuit. This set of signals is often referred to as the interface to your circuit since these signals are what the circuitry, external to the entity, uses to interact with your circuit.
- Signals described in the entity declaration include a *mode* specifier and a *type*. The mode specifier can be either an *in* or an *out* (or, as we will see later on, even an *inout*) while the type is either a std\_logic or std\_logic\_vector.
- The word bundle is preferred over the word bus when dealing with multiple signals that share a similar purpose. The word bus has other

connotations that are not consistent with the bundle definition.

- Multiple signals that share a similar purpose should be declared as a bundle using a std\_logic\_vector type. Bundled signals such as these are always easier to work with in VHDL compared to scalar types such as std\_logic.
- The architecture describes what your circuit actually does and what its behavior is. Several possible implementations (models) of the same behavior are possible in VHDL. These are the **data-flow** model, the **behavioral** model, the **structural** model as well as any combination of them, generally called **hybrid** model.

#### 3.6 Exercises

- 1. What is referred to by the word bundle?
- 2. What is a common method of representing bundles in black-box diagrams?
- 3. Why is it considered a good approach to always draw a black-box diagram when using VHDL to model digital circuits?
- 4. Write VHDL entity declarations that describe the following black-box diagrams:



5. Provide black-box diagrams that are defined by the following VHDL entity declarations:

3.6 Exercises 27

```
entity ckt_c is
port (
    bun_a, bun_b, bun_c : in std_logic_vector(7 downto 0);
    lda, ldb, ldc : in std_logic;
    reg_a, reg_b, reg_c : out std_logic_vector(7 downto 0));
end ckt_c;
```

```
entity ckt_e is
port (
    RAM_CS, RAM_WE, RAM_OE : in std_logic;
    SEL_OP1, SEL_OP2 : in std_logic_vector(3 downto 0);
    RAM_DATA_IN : in std_logic_vector(7 downto 0);
    RAM_ADDR_IN : in std_logic_vector(9 downto 0);
    RAM_DATA_OUT : out std_logic_vector(7 downto 0));
end ckt_e;
```

6. The following two entity declarations contain two of the most common syntax errors made in VHDL. What are they?

a)

```
entity ckt_a is
port (
    J,K : in std_logic;
    CLK : in std_logic
    Q : out std_logic;)
end ckt_a;
```

b)

```
entity ckt_b is
port (
mr_fluffy : in std_logic_vector(15 downto 0);
mux_ctrl : in std_logic_vector(3 downto 0);
byte_out : out std_logic_vector(3 downto 0);
end ckt_b;
```

# **VHDL Programming Paradigm**

The previous chapter introduced the idea of the basic design units of VHDL: the entity and the architecture. Most of the time was spent describing the entity simply because there is so much less involved compared to the architecture. Remember, the entity declaration is used to describe the interface of a circuit to the outside world. The architecture is used to describe how the circuit is intended to function.

Before we get into the details of architecture specification, we must step back for a moment and remember what it is we are trying to do with VHDL. We are, for one reason or another, describing a digital circuit. Realizing this is very important. The tendency for young VHDL programmers with computer programming backgrounds is to view VHDL as just another programming language they want or have to learn. Although many university students have used this approach to pass the basic digital classes, this is not a good idea.

When viewed correctly, VHDL represents a completely different approach to programming while still having many similarities to other programming languages. The main similarity is that they both use a syntactical and rule-based language to describe something abstract. But, the difference is that they are describing two different things. Most programming languages are used to implement functionalities in a sequential manner, one instruction at a time. VHDL however describes hardware and so instructions are executed

in a concurrent manner<sup>1</sup>, meaning that all instructions are executed at once. Realizing this fact will help you to truly understand the VHDL programming paradigm and language.

#### 4.1 Concurrent Statements

At the heart of most programming languages are the statements that form a majority of the associated source code. These statements represent finite quantities of actions to be taken. A statement in an algorithmic programming language such as C or Java represents an action to be taken by the processor. Once the processor finishes one action, it moves onto the next action specified somewhere in the associated source code. This makes sense and is comfortable to us as humans because just like the processor, we are generally only capable of doing one thing at a time. This description lays the foundation for an algorithmic method where the processor does a great job of following a set of rules which are essentially the direction provided by the source code. When the rules are meaningful, the processor can do amazing things.

VHDL programming is significantly different. Whereas a processor steps one by one through a set of statements, VHDL has the ability to execute a virtually unlimited number of statements at the same time and in a concurrent manner (in other words, in parallel). Once again, the key thing to remember here is that we are designing hardware. Parallelism, or things happening concurrently, in the context of hardware is a much more straightforward concept than it is in the world of software. If you have had any introduction to basic digital hardware, you are most likely already both familiar and comfortable with the concept of parallelism, albeit not within a programming language.

Figure 4.1 shows a simple example of a circuit that operates in parallel. As you know, the output of the gates are a function of the gate inputs. Any time that any gate input changes, there is a possibility that, after an opportune delay, the gate output will change. This is true of all the gates in Figure 4.1 or in any digital circuit in general. Once changes to the gate inputs occur, the circuit status is re-evaluated and the gate outputs may

<sup>&</sup>lt;sup>1</sup>In VHDL, there are ways to obtain sequential execution as well.



Figure 4.1: Some common circuit that is well known to execute parallel operations.

change accordingly. Although the circuit in Figure 4.1 only shows a few gates, this idea of concurrent operation of all the elements in the circuit is the same in all digital circuits no matter how large or complex they are.

Since most of us are human, we are only capable of reading one line of text at a time and in a sequential manner. We have the same limitation when we try to write some text, not to mention enter some text into a computer. So how then are we going to use text to describe a circuit that is inherently parallel? We did not have this problem when discussing something inherently sequential such as standard algorithmic programming. When writing code using an algorithmic programming language, there is generally only one processing element to focus on at each given time. Everything more or less follows up in a sequential manner, which fits nicely with our basic limitation as humans.

The VHDL programming paradigm is built around the concept of expression parallelism and concurrency with textual descriptions of circuits. The heart of VHDL programming is the concurrent statement. These are statements that look a lot like the statements in algorithmic languages but they are significantly different because the VHDL statements, by definition, express concurrency of execution.

Listing 4.1 shows the code that implements the circuit shown in Figure 4.1. This code shows four concurrent signal assignment statements. As seen before, the "<=" construct refers to the signal assignment operator. It is

Listing 4.1: VHDL code for the circuit of Figure 4.1.

```
-- library declaration
library IEEE;
use IEEE.std logic 1164.all;
-- entity
entity my_circuit is
   port ( A_1, A_2, B_1, B_2, D_1 : in std_logic;
          E_out
                               : out std logic);
end my_circuit;
-- architecture
architecture my_circuit_arc of my_circuit is
   signal A_out, B_out, C_out : std_logic;
begin
    A_out \le A_1 \text{ and } A_2;
   B_out <= B_1 or B_2;
   C_out <= (not D_1) and B_2;</pre>
   E_out <= A_out or B_out or C_out;</pre>
end my_circuit_arc;
```

true that we cannot write these four statements at the same time but we can interpret these statements as actions that occur concurrently. Remember to keep in mind that the concept of concurrency is a key concept in VHDL. If you feel that the algorithmic style of thought is creeping into your soul, try to snap out of it quickly. The concurrent signal assignment is discussed in greater detail in the next section.

As a consequence of the concurrent nature of VHDL statements, the three chunks of code appearing below are 100% equivalent to the code shown in Listing 4.1. Once again, since the statements are interpreted as occurring concurrently: the order that these statements appear in your VHDL source code makes no difference. Generally speaking, it would be a better idea to describe the circuit as shown in Listing 4.1 since it somewhat reflects the natural organization of statements.

#### Listing 4.2: Equivalent VHDL code for the circuit of Figure 4.1.

```
C_out <= (not D_1) and B_2;
A_out <= A_1 and A_2;
B_out <= B_1 or B_2;
E_out <= A_out or B_out or C_out;</pre>
```

#### Listing 4.3: Equivalent VHDL code for the circuit of Figure 4.1.

```
A_out <= A_1 and A_2;
E_out <= A_out or B_out or C_out;
B_out <= B_1 or B_2;
C_out <= (not D_1) and B_2;</pre>
```

#### Listing 4.4: Equivalent VHDL code for the circuit of Figure 4.1.

```
B_out <= B_1 or B_2;
A_out <= A_1 and A_2;
E_out <= A_out or B_out or C_out;
C_out <= (not D_1) and B_2;</pre>
```

# 4.2 Signal Assignment Operator "<="

Algorithmic programming languages always have some type of assignment operator. In C or Java, this is the well-known "=" sign. In these languages, the assignment operator signifies a transfer of data from the right-hand side of the operator to the left-hand side. VHDL uses two consecutive characters to represent the assignment operator: "<=". This combination was chosen because it is different from the assignment operators in most other common algorithmic programming languages. The operator is officially known as a signal assignment operator to highlight its true purpose. The signal assignment operator specifies a relationship between signals. In other words, the signal on the left-hand side of the signal assignment operator is dependent upon the signals on the right-hand side of the operator.

With these new insights into VHDL, you should be able to understand the code of Listing 4.1 and its relationship to its schematic shown in Figure 4.1. The statement "G <= A AND B;" indicates that the value of the signal named G represents an AND logic operation between the signals A and B.

There are four types of concurrent statements that are examined in this chapter. We have already briefly discussed the concurrent signal assignment statement which we will soon examine further and put it into the context of an actual circuit. The three other types of concurrent statements that

are of immediate interest to us are the process statement, the conditional signal assignment and the selected signal assignment.

In essence, the four types of statements represent the tools that you will use to implement digital circuits in VHDL. You will soon be discovering the versatility of these statements. Unfortunately, this versatility effectively adds a fair amount of steepness to the learning curve. As you know from your experience in other programming languages, there are always multiple ways to do the same things. Stated differently, several seemingly different pieces of code can actually produce the same result. The same is true for VHDL code: several considerably different pieces of VHDL code can actually generate the exact same hardware. Keep this in mind when you look at any of the examples given in this tutorial. Any VHDL code used to solve a problem is more than likely one of many possible solutions to that problem. Some of the VHDL models in this tutorial are presented to show that something can be done a certain way, but that does not necessarily mean they can only be done in that way.

## 4.3 Concurrent Signal Assignment Statements

The general form of a concurrent signal assignment statement is shown in Listing 4.5. In this case, the target is a signal that receives the values of the expression. An expression is defined by a constant, by a signal, or by a set of operators that operate on other signals. Examples of expressions used in VHDL code are shown in the examples that follow.

```
Listing 4.5: Syntax for the concurrent signal assignment statement.

<target> <= <expression>;
```

**EXAMPLE 1.** Write the VHDL code that implements a three-input NAND gate. The three input signals are named A, B and C and the output signal name is F.

**SOLUTION.** It is good practice to always draw a diagram of the circuit you are designing. Furthermore, although we could draw a diagram showing the familiar symbol for the NAND gate, we will choose to keep the diagram general and take the black-box approach instead. Remember, the black box

is a nice aid when it comes to writing the entity declaration. The solution to Example 1 is provided in Listing 4.6.

```
Listing 4.6: Solution of Example 1.
1 -- library declaration
2 library IEEE;
3 use IEEE.std_logic_1164.all;
4 -- entity
5 entity my_nand3 is
                                                          my_nand3
                                                                        → F
      port ( A, B, C : in std_logic;
                    : out std_logic);
8 end my_nand3;
9 -- architecture
10 architecture exa_nand3 of my_nand3 is
11 begin
12
      F <= NOT (A AND B AND C);
13 end exa_nand3;
```

This example contains a few new ideas that are worth further clarification.

- There are header files and library files that must be included in your VHDL code in order for your code to correctly compile. These few lines of code are listed at the top of the code in Listing 4.6. The listed lines are more than what is needed for this example but they will be required in later examples. To save space, these lines will be omitted in some of the coming examples.
- This example highlights the use of several logic operators. The logic operators available in VHDL are AND, OR, NAND, NOR, XOR and XNOR. The NOT operator is technically not a logic operator but is also available. Moreover, these logic operators are considered to be binary operators in that they operate on the two values appearing on the left and right-hand side of the operator. The NOT operator is a unary operator and for that, it only operates on the value appearing to the right of the operator.
- In this solution, the entity only has one associated architecture. This is fairly common practice in most VHDL design.

Example 1 demonstrates the use of the concurrent signal assignment (CSA) statement in a working VHDL program (refer to line 12 of Listing 4.6). But since there is only one CSA statement, the concept of concurrency is not readily apparent. The idea behind any concurrent statement in VHDL

is that the output is changed any time one of the input signals changes. In other words, the output F is re-evaluated any time a signal on the input expression changes. This is a key concept in truly understanding the VHDL, so you may want to read that sentence a few more times. The idea of concurrency is more clearly demonstrated in Example 2.

**EXAMPLE 2.** Write the VHDL code to implement the function expressed by the following logic equation:  $F3 = \overline{L} \cdot \overline{M} \cdot N + L \cdot M$ 

**SOLUTION.** The black box diagram and associated VHDL code is shown in Listing 4.7.

```
Listing 4.7: Solution of Example 2.

-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_ckt_f3 is
   port ( L,M,N : in std_logic;
        F3 : out std_logic);
end my_ckt_f3;
-- architecture
architecture f3_2 of my_ckt_f3 is
begin
   F3<=((NOT L)AND(NOT M)AND N)OR(L AND M);
end f3_2;
```

This example shows a one-line implementation of the given logic equation. An alternative solution to Example 2 is provided in Listing 4.8. This example represents an important concept in VHDL. The solution shown in Listing 4.8 uses some special statements in order to implement the circuit. These special statements are used to provide what is often referred to as intermediate results. This approach is equivalent to declaring extra variables in an algorithmic programming language to be used for storing intermediate results. The need for intermediate results is accompanied by the declaration of extra signal values, which are often referred to as intermediate signals. Note in Listing 4.8 that the declaration of intermediate signals is similar to the port declarations appearing in the entity declaration, except that the mode specification (in, out or inout) is missing.

The intermediate signals must be declared within the body of the architecture because they have no link to the outside world and thus do not appear in the entity declaration. Note that the intermediate signals are

architecture f3\_1 of my\_ckt\_f3 is

A2 <= L AND M; F3 <= A1 OR A2;

end f3\_1;

A1  $\leq$ = ((NOT L) AND (NOT M) AND N);

Listing 4.8: Alternative solution of Example 2.

-- library declaration
library IEEE;
use IEEE.std\_logic\_1164.all;
-- entity
entity my\_ckt\_f3 is
 port ( I, M, N : in std\_logic;
 F3 : out std\_logic);
end my\_ckt\_f3;
-- architecture

signal A1, A2 : std logic; -- intermediate signals

declared in the architecture body but appear before the begin statement.

Despite the fact that the architectures f3\_2 and f3\_1 of Listing 4.7 and Listing 4.8 appear different, they are functionally equivalent. This is because all the statements are concurrent signal assignment statements. Even though the f3\_1 architecture contains three CSAs, they are functionally equivalent to the CSA in f3\_2 because each of the three statements is effectively executed concurrently.

Although the approach of using intermediate signals is not mandatory for this example, their use brings up some good points. First, the use of intermediate signals is the norm for most VHDL models. The use of intermediate signals was optional in Listing 4.8 due to the fact that the example was modeling a relatively simple circuit. As circuits become more complex, there are many occasions in which intermediate signals must be used. Secondly, intermediate signals are something of a tool that you will often need to use in your VHDL models. The idea here is that you are trying to describe a digital circuit using a textual description language: you will often need to use intermediate signals in order to accomplish your goal of modeling the circuit. The use of intermediate signals allows you to more easily model digital circuits but does not make the generated hardware more complicated. The tendency in using VHDL is to think that since there is more text written on your page, the circuit you are describing

and/or the resulting hardware is larger or more complex. This is simply not true. The main theme of VHDL is that you should use the VHDL tools at your disposal in order to model your circuits in the simplest way possible. Simple circuits have a higher probability of being understood and synthesized. But most importantly, a simple VHDL model is not related to the length of the actual VHDL code.

In Example 2, the conversion of the logic function to CSAs was relatively straightforward. The ease with which these functions can be implemented into VHDL code was almost trivial. Then again, the function in Example 2 was not overly complicated. As functions become more complicated (more inputs and outputs), an equation entry approach becomes tedious. Luckily, there are a few other types of concurrent construct that can ease its implementation.

# 4.4 Conditional Signal Assignment when

Concurrent signal assignment statements, seen before, associate one target with one expression. The term conditional signal assignment is used to describe statements that have only one target but can have more than one associated expression assigned to the target. Each of the expressions is associated with a certain condition. The individual conditions are evaluated sequentially in the conditional signal assignment statement until the first condition evaluates as true. In this case, the associated expression is evaluated and assigned to the target. Only one assignment is applied per assignment statement.

The syntax of the conditional signal assignment is shown in Listing 4.9. The target in this case is the name of a signal. The condition is based upon the state of some other signals in the given circuit. Note that there is only one signal assignment operator associated with the conditional signal assignment statement.

The conditional signal assignment statement is probably easiest to un-

derstand in the context of a circuit. For our first example, let us simply redo Example 2 using conditional signal assignment instead of concurrent signal assignment.

**EXAMPLE 3.** Write the VHDL code to implement the function expressed in Example 2. Use only conditional signal assignment statements in your VHDL code.

**SOLUTION.** The entity declaration does not change from Example 2 so the solution only needs a new architecture description. By reconsidering the same logic equation of Example 2,  $F3 = \overline{L} \cdot \overline{M} \cdot N + L \cdot M$ , the solution to Example 3 is shown in Listing 4.10.

There are a couple of interesting points to note about this solution.

- It is not much of an improvement over the VHDL code written using concurrent signal assignment. In fact, it looks a bit less efficient in terms of the number of instructions.
- If you look carefully at this code you will notice that there is in fact one target and a bunch of expressions and conditions. The associated expressions are the single digits surrounded by single quotes; the associated conditions follow the when keyword. In other words, there is only one signal assignment operator used for each conditional signal assignment statement.
- The last expression in the signal assignment statement is the catch-all condition. If none of the conditions listed above the final expression evaluate as true, the last expression is assigned to the target.
- The solution uses relational operators. There are actually six different relational operators available in VHDL. Two of the more common relational operators are the "=" and "/=" relational operators which

are the "is equal to" and the "is not equal to" operators, respectively. Operators are discussed at greater length in further sections.

There are more intelligent uses of the conditional signal assignment statement. One of the classic uses is for the implementation of a multiplexer (MUX). The next example is a typical conditional signal assignment implementation of a MUX.

**EXAMPLE 4.** Write the VHDL code that implements a 4:1 MUX using a single conditional signal assignment statement. The inputs to the MUX are data inputs D3, D2, D1, D0 and a two-input control bus SEL. The single output is MX\_OUT.

**SOLUTION.** For this example we need to start from scratch. This of course includes the now famous black-box diagram and the associated entity statement. The VHDL portion of the solution is shown in Listing 4.11.

```
Listing 4.11: Solution of Example 4.
 - library declaration
library IEEE;
use IEEE.std logic 1164.all;
-- entity
                                                               my_4to1_mux
entity my_4t1_mux is
   port(D3,D2,D1,D0 : in std_logic;
                                                         D3 -
         SEL : in std logic vector(1 downto 0);
                                                         D2 -
         MX_OUT : out std_logic);
                                                                     MX_OUT
                                                         D1 -
end my_4t1_mux;
-- architecture
                                                        D0 \frac{}{2}
architecture mux4t1 of my_4t1_mux is
                                                        SEL \frac{7}{}
begin
    MX_OUT \le D3 when (SEL = "11") else
              D2 when (SEL = "10") else
              D1 when (SEL = "01") else
               D0 when (SEL = "00") else
               '0';
end mux4t1;
```

There are a couple of things to note in the solution provided in Listing 4.11.

- The solution looks somewhat efficient compared to the amount of logic that would have been required if CSA statements were used. The VHDL code looks good and is pleasing to the eye, qualities required for readability.
- The "=" relational operator is used in conjunction with a bundle. In this case, the values on the bundle SEL are accessed using double

Listing 4.12: Alternative solution to Example 4 accessing individual signals.

```
-- entity and architecture of 4:1 Multiplexer implemented using
-- conditional signal assignment. The conditions access the
-- individual signals of the SEL bundle in this model.
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_4t1_mux is
    port (D3, D2, D1, D0 : in std logic;
          SEL : in std_logic_vector(1 downto 0);
                       : out std logic);
          MX OUT
end my_4t1_mux;
-- architecture
architecture mux4t1 of my_4t1_mux is
   MX_OUT \leftarrow D3 when (SEL(1) = '1') and SEL(0) = '1') else
               D2 when (SEL(1) = '1' \text{ and } SEL(0) = '0') \text{ else}
               D1 when (SEL(1) = '0' \text{ and } SEL(0) = '1') else
               D0 when (SEL(1) = '0' \text{ and } SEL(0) = '0') \text{ else}
               '0';
end mux4t1:
```

quotes around the specified values. In other words, single quotes are used to describe values of individual signals while double quotes are used to describe values associated with multiple signals, or bundles.

• For the sake of completeness, we have included every possible condition for the SEL signal plus a catch-all else statement. We could have changed the line containing '0' to D0 and removed the line associated with the SEL condition of "00". This would be functionally equivalent to the solution shown but would not be nearly as impressive looking. Generally speaking, you should clearly provide all the options in the code and not rely on a catch-all statement for intended signal assignment.

Remember, a conditional signal assignment is a type of concurrent statement. In this case, the conditional signal assignment statement is executed any time a change occurs in the conditional signals (the signals listed in the expressions on the right-hand side of the signal assignment operator). This is similar to the concurrent signal assignment statement where the statement is executed any time there is a change in any of the signals listed on the right-hand side of the signal assignment operator.

Though it is still early in the VHDL learning game, you have been exposed to a lot of concepts and syntax. The conditional signal assignment is maybe a bit less intuitive than the concurrent signal assignment. There is however an alternative way to make sense of it. If you think about it, the conditional signal assignment statement is similar in function to the if-else constructs in algorithmic programming languages. We will touch more upon this relationship once we start talking about sequential statements.

The concept of working with bundles is very important in VHDL. Generally speaking, if you can use a bundle as opposed to individual signals, you should. You will often need to access individual signals within a bundle. When this is the case, a special syntax is used (e.g. SEL(1)). Note that the code shown in Listing 4.12 is equivalent to but probably not as clear as the code shown in Listing 4.11. Be sure to note the similarities and differences.

#### 4.5 Selected Signal Assignment with select

Selected signal assignment statements are the third type of signal assignment that we will examine. As with conditional signal assignment statements, selected signal assignment statements only have one assignment operator. Selected signal assignment statements differ from conditional assignment statements in that assignments are based upon the evaluation of one expression. The syntax for the selected signal assignment statement is shown in Listing 4.13.

**EXAMPLE 5.** Write VHDL code to implement the function expressed by the following logic equation:  $F3 = \overline{L} \cdot \overline{M} \cdot N + L \cdot M$ . Use only selected signal assignment statements in your VHDL code.

**SOLUTION.** This is yet another version of the my\_ckt\_f3 example that first appeared in Example 2. The solution is shown in Listing 4.14.

# Listing 4.14: Solution of Example 5. -- yet another solution to the previous example architecture f3\_4 of my\_ckt\_f3 is begin with ((L ='0' and M ='0' and N ='1') or (L ='1' and M ='1')) select F3 <= '1' when '1', '0' when '0', '0' when others; end f3\_4;

One thing to notice about the solution shown in Listing 4.14 is the use of the when others clause as the final entry in the selected signal assignment statement. In reality, the middle clause '0' when '0' could be removed from the solution without changing the meaning of the statement. In general, it is considered good VHDL programming practice to include all the expected cases in the selected signal assignment statement followed by the when others clause.

**EXAMPLE 6.** Write the VHDL code that implements a 4:1 MUX using a single selected signal assignment statement. The inputs to the MUX are data inputs D3, D2, D1, D0 and a two-input control bus SEL. The single output is MX\_OUT.

**SOLUTION.** This is a repeat of Example 4 except that a selected signal assignment operator is used instead of a conditional signal assignment operator. The solution of Example 6 is shown in Listing 4.15. The black-box diagram for this example is the same as before and is not repeated here.

Once again, there are a few things of interest in the solution for Example 6 which are listed below.

- The VHDL code has several similarities to the solution of Example 5. The general appearance is the same. Both solutions are also much more pleasing to the eye than the one where the MUX was modeled using only concurrent signal assignment statements.
- A when others clause is used again. In the case of Example 6, the output is assigned the constant value of '0' when the other listed conditions of the *chooser\_expression* are not met.
- The circuit used in this example was a 4:1 MUX. In this case, each of

#### Listing 4.15: Solution of Example 6. -- library declaration library IEEE; use IEEE.std logic 1164.all; - entity entity my\_4t1\_mux is port (D3,D2,D1,D0 : in std\_logic; : in std\_logic\_vector(1 downto 0); SEL MX\_OUT : out std\_logic); end my\_4t1\_mux; -- architecture architecture mux4t1\_2 of my\_4t1\_mux is begin with SEL select. $MX_OUT \le D3$ when "11", D2 when "10", D1 when "01", D0 when "00", '0' when others; end mux4t1 2;

the conditions of the *chooser\_expression* is accounted for in the body of the selected signal assignment statement. However, this is not a requirement. The only requirement here is that the line containing the when others keywords appears in the final line of the statement.

**EXAMPLE 7.** Write the VHDL code that implements the following circuit. The circuit contains an input bundle of four signals and an output bundle of three signals. The input bundle, D\_IN, represents a 4-bit binary number. The output bundle, SZ\_OUT, is used to indicate the magnitude of the 4-bit binary input number. The relationship between the input and output is shown in the table below. Use a selected signal assignment statement in the solution.

| range of D_IN           | $SZ_OUT$ |
|-------------------------|----------|
| $0000 \to 0011$         | 100      |
| $0100 \rightarrow 1001$ | 010      |
| $1010 \rightarrow 1111$ | 001      |
| unknown value           | 000      |

**SOLUTION.** This is an example of a generic decoder-type circuit. The solution to Example 7 is shown in Listing 4.16.

end spec\_dec;



```
Listing 4.16: Solution of Example 7.

    A decoder-type circuit using selected signal assignment --

-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_sz_ckt is
   port ( D_IN : in std_logic_vector(3 downto 0);
           SZ_OUT : out std_logic_vector(2 downto 0));
end my sz ckt;
-- architecture
architecture spec_dec of my_sz_ckt is
begin
    with D IN select
        SZ_OUT <= "100" when "0000"|"0001"|"0010"|"0011",
                   "010" when "0100"|"0101"|"0110"|"0111"|"1000"|"1001",
                   "001" when "1010" | "1011" | "1100" | "1101" | "1110" | "1111",
                   "000" when others;
```

The only comment for the solution of Example 7 is that the vertical bar is used as a selection character in the choices section of the selected signal assignment statement. This increases the readability of the code as do the similar constructs in algorithmic programming languages.

Once again, the selected signal assignment statement is one form of a concurrent statement. This is verified by the fact that there is only one signal assignment statement in the body of the selected signal assignment statement. The selected signal assignment statement is evaluated each time there is a change in the *chooser\_expression* listed in the first line of the selected signal assignment statement. Re-evaluation also occurs every time there is a change in a conditional signal on the right-hand side of the signal assignment operator.

The final comment regarding the selected signal assignment is similar to the final comment regarding conditional signal assignment. You should recognize the general form of the selected signal assignment statement as being similar to the *switch* statements in algorithmic programming

languages such as C and Java. Once again, this relationship is examined in much more depth once we are ready to talk about sequential statements.

**EXAMPLE 8.** Write VHDL code to implement the function expressed by the following logic equation:  $F3 = \overline{L} \cdot \overline{M} \cdot N + L \cdot M$ .

**SOLUTION.** This is the same problem examined before. The problem with the previous solutions to this example is that they required the user to somehow reduce the function before it was implemented. In this modern day of digital circuit design, you score the most points when you allow the VHDL synthesizer to do the work for you. The solution to this example hopefully absolves you from ever again having to use a Karnaugh map, or God forbid, boolean algebra, to reduce a function. The equivalent expression for  $F3(L, M, N) = \overline{L} \cdot \overline{M} \cdot N + L \cdot M$  and its Karnaugh map is shown below. The solution of Example 8 is shown in Listing 4.17.

$$F3(L, M, N) = \sum (1, 6, 7)$$

| L | М | N | F3 |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 1  |

#### 4.6 Process Statement

The process statement is the final signal assignment type we will look at. Before we do that, however, we need to take a few steps back and explore a few other VHDL principles and definitions that we have excluded up to now. Remember, there are a thousand ways to learn things. This is especially true when learning programming languages, where there are usually many different and varied solutions to the same problem. This is highlighted by the many different and varied approaches that appear in VHDL books and by the many tutorials.

So, now is not the time to learn about the process statement. We will do that right after we pick up a few more VHDL concepts. Now just remember

4.7 Summary 47

#### Listing 4.17: Solution of Example 8. -- library declaration library IEEE; use IEEE.std\_logic\_1164.all; - entity entity my\_ckt\_f3 is port ( L,M,N : in std\_logic; : out std\_logic); F.3 end my\_ckt\_f3; -- architecture architecture f3\_8 of my\_ckt\_f3 is signal t sig : std logic vector(2 downto 0); -- local bundle t\_sig <= (L & M & N); -- concatenation operator with (t\_sig) select F3 <= '1' when "001" | "110" | "111", '0' when others; end f3\_8;

that the process statement is a statement which contains a certain number of instructions that, when the process statement is executed, are executed sequentially. In other words, the process statement is a tool that you can use any time you want to execute a certain number of instructions in a sequential manner (one instruction after the other, from top to bottom). Do not forget, however, that the process statement in itself is a concurrent statement and therefore will be executed together with the other concurrent statements in the body of the architecture where it sits.

# 4.7 Summary

- The entity/architecture pair is the interface description and behavior description of how a digital circuit operates.
- The main design consideration in VHDL modeling supports the fact that
  digital circuits operate in parallel. In other words, the various design
  units in a digital design process and store information independently of
  each other. This is the major difference between VHDL and higher-level
  computer programming languages.
- The major signal assignment types in VHDL are: concurrent signal assignment, conditional signal assignment, selected signal assignment and process statements. Each concurrent statement is interpreted as

acting in parallel (concurrently) to other concurrent statements.

- The process statement is a concurrent statement that contains a series of statements which will be executed in a sequential manner, one after the other. A programmer uses a process statement when he wants to execute some commands in a sequential manner.
- The architecture body can contain any or all of the mentioned concurrent statements.
- Signals that are declared as outputs in the entity declaration cannot appear on the right-hand side of a signal assignment operator. This characteristic is prevented from being a problem by the declaration and use of intermediate signals. Intermediate signals are similar to signals declared in entities except that they contain no mode specifier. Intermediate signals are declared **inside** the architecture body just **before** the begin statement.
- Generally speaking, there are multiple approaches in modeling any given digital circuit. In other words, various types of concurrent statements can be used to describe the same circuit. The designer should strive for clarity in digital modeling and allow the VHDL synthesizer to sort out the details.

#### 4.8 Exercises

1. For the following function descriptions, write VHDL models that implement these functions using concurrent signal assignment.

a) 
$$F(A,B) = \overline{A}B + A + A\overline{B}$$

b) 
$$F(A, B, C, D) = \overline{A}C\overline{D} + \overline{B}C + BC\overline{D}$$

c) 
$$F(A, B, C, D) = (\overline{A} + B) \cdot (\overline{B} + C + \overline{D}) \cdot (\overline{A} + D)$$

d) 
$$F(A, B, C, D) = \prod (3, 2)$$

e) 
$$F(A, B, C) = \prod (5, 1, 4, 3)$$

f) 
$$F(A, B, C, D) = \sum (1, 2)$$

2. For the following function descriptions, write VHDL models that

4.8 Exercises 49

implement these functions using both conditional and selected signal assignment.

a) 
$$F(A, B, C, D) = \overline{A}C\overline{D} + \overline{B}C + BC\overline{D}$$

b) 
$$F(A, B, C, D) = (\overline{A} + B) \cdot (\overline{B} + C + \overline{D}) \cdot (\overline{A} + D)$$

c) 
$$F(A, B, C, D) = \prod (3, 2)$$

d) 
$$F(A, B, C, D) = \sum (1, 2)$$

- 3. Provide a VHDL model of an 8-input AND gate using concurrent, conditional and selected signal assignment.
- 4. Provide a VHDL model of an 8-input OR gate using concurrent, conditional and selected signal assignment.
- 5. Provide a VHDL model of an 8:1 MUX using conditional signal assignment and selected signal assignment.
- Provide a VHDL model of a 3:8 decoder using conditional signal assignment and selected signal assignment; consider the decoder's outputs to be active-high.
- 7. Provide a VHDL model of a 3:8 decoder using conditional signal assignment and selected signal assignment; consider the decoder's outputs to be active-low.

# Standard Models in VHDL Architectures

As you may remember, the VHDL architecture describes how your VHDL system will behave. The architecture body contains two parts: the declaration section and the begin-end section where a collection of (concurrent) signal assignments appear. We have studied three types of signal assignment so far: concurrent signal assignment, conditional signal assignment and selected signal assignment. We were about to describe another concurrent statement, the process statement, before we got side-tracked. Now, let us quickly introduce a new topic before we jump into the process statement.

There are three different approaches to writing VHDL architectures. These approaches are known as data-flow style, structural style and behavioral style architectures. The standard approach to learning VHDL is to introduce each of these architectural styles individually and design a few circuits using that style. Although this approach is good from the standpoint of keeping things simple while immersed in the learning process, it is also somewhat misleading because more complicated VHDL circuits generally use a mixture of these three styles. Keep this fact in mind in the following discussion of these styles. We will, however, put most of our focus on data-flow and behavioral architectures. Structural modeling is essentially a method to combine an existing set of VHDL models. In other words, structural modeling supports the interconnection of black boxes but does not have the ability to describe the logic functions used to model the circuit operation. For this reason, it is less of a design method and

more of an approach for interfacing previously designed modules.

The reason we choose to slip the discussion of the different architectures at this point is that you already have some familiarity with one of the styles. Up to this point, all of our circuits have been implemented using the data-flow style. We are now at the point of talking about the behavioral style of architectures which is primarily centered around another concurrent statement known as the process statement. If it seems confusing, some of the confusion should go away once we start dealing with actual circuits and real VHDL code.

# 5.1 Data-flow Style Architecture

A data-flow style architecture specifies a circuit as a concurrent representation of the flow of data through the circuit. In the data-flow approach, circuits are described by showing the input and output relationships between the various built-in components of the VHDL language. The built-in components of VHDL include operators such as AND, OR, XOR, etc. The three forms of concurrent statements we have talked about up until now (concurrent signal assignment, conditional signal assignment and selected signal assignment) are all statements that are found in data-flow style architectures. In other words, if you exclusively used concurrent, conditional and selected signal assignment statement in your VHDL models, you have used a data-flow model. If you were to re-examine some of the examples we have done so far, you can in fact sort of see how the data flows through the circuit. To put this in other words, if you have a working knowledge of digital logic, it is fairly straightforward to imagine the underlying circuitry in terms of standard logic gates. These signal assignment statements effectively describe how the data flows from the signals on the right-hand side of the assignment operator (the "<=") to the signal on the left-hand side of the operator.

The data-flow style of architecture has its strong points and weak points. It is good that you can see the flow of data in the circuit by examining the VHDL code. The data-flow models also allow you to make an intelligent guess as to how the actual logic will appear when you decide to synthesize the circuit. Data-flow modeling works fine for small and relatively simple

circuits. But as circuits become more complicated, it is often advantageous to switch to behavioral style models.

### 5.2 Behavioral Style Architecture

In comparison to the data-flow style architecture, the behavioral style architecture provides no details as to how the design is implemented in actual hardware. VHDL code written in a behavioral style does not necessarily reflect how the circuit is implemented when it is synthesized. Instead, the behavioral style models how the circuit outputs will react to the circuit inputs. Whereas in data-flow modeling you somewhat need to have a feel for the underlying logic in the circuit, behavioral models provide you with various tools to describe how the circuit will behave and leave the implementation details up to the synthesis tool. In other words, data-flow modeling describes how the circuit should look in terms of logic gates whereas behavioral modeling describes how the circuit should behave. For these reasons, behavioral modeling is considered higher up on the circuit abstraction level as compared to data-flow models. It is the VHDL synthesizer tool that decides the actual circuit implementation. In one sense, behavioral style modeling is the ultimate "black box" approach to designing circuits.

The heart of the behavioral style architecture is the *process statement*. This is the fourth type of concurrent statement that we will work with. As you will see, the process statement is significantly different from the other three concurrent statements in several ways. The major difference lies in the process statement's approach to concurrency, which is the major sticking point when you deal with this new concurrent statement.

#### 5.3 Process Statement

The process statement itself is a concurrent statement identified by its label, its sensitivity list, a declaration area and a begin-end area containing instructions executed sequentially. An example of the process statement is shown in Listing 5.1.

The main point to remember about the process statement is that its body is constituted of sequential statements. The main difference between

# Listing 5.1: Syntax for the process statement. -- this is my first process my\_label: process(sensitivity\_list) is <item\_declaration> begin <sequential\_statements> end process my\_label;

concurrent signal assignment statements and process statements lies with these sequential statements. But once again, let us stick to the similarities before we dive into the differences. The process label, listed in Listing 5.1 is optional but should always be included to promote the self-description of your VHDL code.

Listings 5.2 and 5.3 show a data-flow architecture and a behavioral style architecture for the same XOR entity. The main difference between the two architectures is the presence of the process statement in the listed code.

Let us remember that the concurrent signal assignment statement in the data-flow description operates as follows. Since it is a concurrent statement, every time there is a change in any of the signals listed on the right-hand side of the signal assignment operator, the signal on the left-hand side of the operator is re-evaluated. For the behavioral architecture description, every time there is a change in signals in the process sensitivity list, all of the sequential statements in the process are re-evaluated. Evaluation of the process statement is controlled by the signals that are placed in the process sensitivity list. These two approaches are effectively the same except the syntax is significantly different.

So here is where it gets strange. Even though both of the architectures listed in 5.2 and 5.3 have the exact same signal assignment statement (F <= A XOR B;), execution of the statement in the behavioral style architecture is controlled by which signals appear in the *process sensitivity list*. The statement appearing in the data-flow model is re-evaluated every time there is a change in signal A or in the signal B. This is a functional difference rather than a cosmetic difference.

#### Listing 5.2: Data-flow architecture. Listing 5.3: Behavioral architecture. -- library declaration -- library declaration library IEEE; library IEEE; use IEEE.std logic 1164.all; use IEEE.std logic 1164.all; -- entity -- entity entity my\_xor is entity my\_xor is port ( A, B : in std\_logic; F : out std\_logic); port ( A, B : in std\_logic; F : out std logic); end my\_xor; end my\_xor; -- architecture -- architecture architecture dataflow of my\_xor is architecture behav of my\_xor is F <= A XOR B; xor\_proc: process(A,B) is end dataflow; begin F <= A XOR B: end process xor\_proc; end behav;

The process statement should be considered a way the programmer has at his disposal to execute a series of sequential statements (i.e. in a behavioral manner); never forget that the process statement is itself a concurrent statement; therefore when you place two processes inside the architecture body, their execution will be concurrent.

In Listing 5.4, you can see what a complete process statement looks like. Remember that all variables defined inside the process body will only be visible within the process body itself. Furthermore, notice that the statement at line 24 is placed inside the architecture body but outside the process body; therefore its execution happens concurrently with the process statement.

# 5.4 Sequential Statements

Now that we have the process statement at our disposal, we have a way to execute some code in a sequential manner.

Within a process, the execution of the sequential statements is initiated when a change in the signal contained in the process sensitivity list occurs. Generally speaking, execution of statements within the process body continues until the end of the process body is reached. The strangeness evokes a philosophical dilemma: the process statement is a concurrent statement yet it is made of sequential statements. This is actually a tough concept to grasp. After years of contemplation, I am only starting to grasp the reality

Listing 5.4: Use of the process statement.

```
1 -- library declaration
2 library IEEE;
3 use IEEE.std logic 1164.all;
4 -- entity
5 entity my_system is
6 port ( A, B, C : in std_logic;
         F,Q : out std_logic);
8 end my_system;
9 -- architecture
10 architecture behav of my_system is
11
      signal A1 : std logic;
12 begin
13
      some_proc: process(A,B,C) is
        variable x,y : integer;
14
15
16
          x := 74;
          y := 67;
17
          A1 \leq A and B and C;
18
19
           if x>y then
               F <= A1 or B;
20
21
          end if:
       end process some_proc;
22
       -- we are outside the process body
23
      O <= not A:
24
25 end behav;
```

of this strange contradiction.

The key to understand sequential evaluation of statements occurring in a concurrent statement remains hidden in the interpretation of VHDL code by the synthesizer. And since the ins and outs of this interpretation are not always readily apparent, some implementation details must be taken for granted until the time comes when you really need to fully understand the process. The solution is to keep your process statements as simple as possible. The tendency is to use the process statement as a repository for a bunch of loosely-related sequential statements. Although syntactically correct, the code is not intelligible (understandable) in the context of digital circuit generation. You should strive to keep your process statements simple. Divide up your intended functionality into several process statements that communicate with each other rather than one giant, complicated, bizarre process statement. Remember, process statements are concurrent statements: they all can be executed concurrently. Try to take advantage of this feature in order to simplify your circuit descriptions.

There are three types of sequential statements that we will be discussing. The first one is the **signal assignment statement**: the "<=". We will

not say too much about the first type though because we have already been dealing with its analogue in the data-flow models. The other two types of statements are the **if statement** and the **case statement**. The nice part about all of these statements is that you have worked with them before in algorithmic programming languages. The structure and function of the VHDL if and case statements is strikingly similar. Keep this in mind when you read the descriptions that follow.

#### 5.4.1 Signal Assignment Statement

The sequential style of a signal assignment statement is syntactically equivalent to the concurrent signal assignment statement. Another way to look at it is that if a signal assignment statement appears inside of a process then it is a sequential statement; otherwise, it is a concurrent signal assignment statement. To drive the point home, the signal assignment statement " $F \le AXORB$ ," in the data-flow style architecture of Listing 5.2 is a concurrent signal assignment statement while the same statement in the behavioral style architecture, Listing 5.3, is a sequential signal assignment statement. The functional differences were already covered in the discussion regarding process statements.

#### 5.4.2 if Statement

The if statement is used to create a branch in the execution flow of the sequential statements. Depending on the conditions listed in the body of the if statement, either the instructions associated with one or none of the branches is executed when the if statement is processed. The general form of the if statement is shown in Listing 5.5.

The concept of the if statement should be familiar to you in two regards. First, its form and function are similar to the if-genre of statements

found in most algorithmic programming languages. The syntax, however, is a bit different. Secondly, the VHDL if statement is the sequential equivalent to the VHDL conditional signal assignment statement. These two statements essentially do the same thing but the if statement is a sequential statement found inside a process body while the conditional signal assignment statement is one form of concurrent signal assignment.

Yet again, there are a couple of interesting things to note about the listed syntax of the if statement.

- The parentheses placed around the condition expressions are optional.
   They should be included in most cases to increase the readability of the VHDL source code.
- Each if-type statement contains an associated then keyword. The final else clause does not have the then keyword associated with it.
- As written in Listing 5.5, the else clause is a catch-all statement. If none of the previous conditions is evaluated as true, then the sequence of statements associated with the final else clause is executed. The way the if statement is shown in Listing 5.5 guarantees that at least one of the listed sequence of statements will be executed.
- The final else clause is optional. Not including the final else clause presents the possibility that none of the sequence of statements associated with the if statement will be evaluated. This has deep ramifications that we will discuss later.

Let us see now some examples that will help us to better understand how to use the if statement.

**EXAMPLE 9.** Write some VHDL code using an if statement that implements the following logic function:  $F\_OUT(A, B, C) = A\overline{B}\overline{C} + BC$ 

**SOLUTION.** Although it is not directly stated in the problem description, the VHDL code for this solution must use a behavioral architecture. This is because the problem states that an if statement should be used. The VHDL code for the solution is shown in Listing 5.6. We have opted to leave

out the black-box diagram in this case since the problem is relatively simple and thus does not really demonstrate the power of behavioral modeling.

```
Listing 5.6: Solution to Example 9.
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_ex is
port (A,B,C : in std_logic;
        F_OUT : out std_logic);
end my ex;
-- architecture
architecture silly_example of my_ex is
begin
    proc1: process(A,B,C) is
    begin
        if (A = '1' \text{ and } B = '0' \text{ and } C = '0') then
            F_OUT <= '1';
        elsif (B = '1') and C = '1' then
            F OUT <= '1';
            F_OUT <= '0';
        end if;
    end process proc1;
end silly_example;
```

This is probably not the best way to implement a logic function but it does show an if statement in action. An alternate architecture for the solution of Example 9 is shown in Listing 5.7.

```
Listing 5.7: Alternative solution to Example 9.

-- architecture
architecture bad_example of my_ex_7 is
begin
    procl: process(A,B,C)
    begin
    if (A='1' and B='0' and C='0') or (B='1' and C='1') then
        F_OUT <= '1';
    else
        F_OUT <= '0';
    end if;
end process procl;
end bad_example;
```

One final comment on process statements. Process statements can be preceded with an optional label. A label should always be included with process statements as a form of self-description. This of course means that the label should be meaningful in terms of describing the purpose of the process statement. Providing good label names is somewhat of an art form but keep in mind that it is easier to provide a meaningful name to a process that is not trying to do too much. A more intelligent use of the if

statement is demonstrated in the next example.

**EXAMPLE 10.** Write some VHDL code that implements the 8:1 MUX shown below. Use an if statement in your implementation.



**SOLUTION.** The solution to Example 10 is shown in Listing 5.8.

```
Listing 5.8: Solution to Example 10.
- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
 - entity
entity mux 8t1 is
   port ( Data_in : in std_logic_vector (7 downto 0);
               SEL : in std_logic_vector (2 downto 0);
            F_CTRL : out std_logic);
end mux 8t1;
-- architecture
architecture mux_8t1_arc of mux_8t1 is
  my_mux: process (Data_in, SEL)
  begin
            (SEL = "111") then F CTRL <= Data in(7);
      elsif (SEL = "110") then F_CTRL <= Data_in(6);</pre>
      elsif (SEL = "101") then F_CTRL <= Data_in(5);
      elsif (SEL = "100") then F_CTRL <= Data_in(4);</pre>
      elsif (SEL = "011") then F_CTRL <= Data_in(3);</pre>
      elsif (SEL = "010") then F_CTRL <= Data_in(2);
            (SEL = "001") then F_CTRL <= Data_in(1);
      elsif
      elsif (SEL = "000") then F_CTRL <= Data_in(0);
      else F_CTRL <= '0';
     end if;
  end process my_mux;
end mux_8t1_arc;
```

The solution to Example 10 shown in Listing 5.8 uses some new syntax. The entity uses bundle signals, but the associated architecture needs to access individual elements of these bundles. The solution is to use the bus index operator to access internal signals of the bus. This is done via the use of a number representing an index placed inside parentheses (for example Data\_in(7)). Bus index operators are used extensively in VHDL and were previously mentioned. The solution to Example 10 shows a more typical use of the operator than was previously mentioned.

One other thing to notice about the solution in Example 10 is that every possible combination of the select variable is accounted for in the code.

It would be possible to remove the final elsif statement in the code shown in Listing 5.8 and place the associated signal assignment in the else clause. But this is not considered good VHDL practice and should be avoided at all costs. The justification for this is that it will modify the readability of the code but not alter the hardware generated by the code.

**EXAMPLE 11.** Write some VHDL code that implements the 8:1 MUX shown here. Use as many if statements as you deem necessary to implement your design. In the black-box diagram, the CE input is a chip enable. When CE = '1', the output acts like the MUX of Example 10. When CE is '0', the output of the MUX is '0'.



**SOLUTION.** The solution to Example 11 is strangely similar to the solution of Example 10. Note that in this solution the if statements can be nested to attain various effects. The solution to Example 11 is shown in Listing 5.9.

#### Listing 5.9: Solution to Example 11. -- library declaration library IEEE; use IEEE.std\_logic\_1164.all; -- entity entity mux\_8to1\_ce is port ( Data\_in : in std\_logic\_vector (7 downto 0); SEL: in std logic vector (2 downto 0); CE : in std logic; F CTRL : out std logic); end mux\_8to1\_ce; -- architecture architecture mux\_8to1\_ce\_arch of mux\_8to1\_ce is begin my\_mux: process (Data\_in, SEL, CE) begin if (CE = '0') then F\_CTRL <= '0'; else (SEL = "111") then F CTRL $\leq$ Data in(7); elsif (SEL = "110") then F\_CTRL <= Data\_in(6);</pre> elsif (SEL = "101") then F\_CTRL <= Data\_in(5);</pre> elsif (SEL = "100") then F\_CTRL <= Data\_in(4);</pre> elsif (SEL = "011") then F\_CTRL <= Data\_in(3);</pre> elsif (SEL = "010") then F\_CTRL <= Data\_in(2); elsif (SEL = "001") then F\_CTRL <= Data\_in(1);</pre> elsif (SEL = "000") then F\_CTRL <= Data\_in(0); else F\_CTRL <= '0'; end if; end if: end process my\_mux; end mux\_8to1\_ce\_arch;

#### 5.4.3 case Statement

The case statement is somewhat similar to the if statement in that a sequence of statements is executed if an associated expression is true. The case statement differs from the if statement in that the resulting choice is made depending upon the value of the single control expression. Only one set of sequential statements is executed for each execution of the case statement. The statements executed are determined by the first when branch to evaluate as true. The syntax for the case statement is shown in Listing 5.10.

end case;

#### 

Once again, the concept of the case statement should be familiar to you in several regards. Firstly, it can generally be viewed as a compact form of the if statement. It is not as functional, however, for the reason described above. Secondly, the case statement is similar in both form and function to the case statement or the switch statement in other algorithmic programming languages. And finally, the VHDL case statement is the sequential equivalent of the VHDL selected signal assignment statement. These two statements essentially have the same capabilities but the case statement is a sequential statement found in a process body while the selected signal assignment statement is one form of concurrent signal assignment. The when others line is not required but should be used as good programming practice.

**EXAMPLE 12.** Write some VHDL code that implements the following function using the case statement:  $F\_OUT(A, B, C) = A\overline{B}\overline{C} + BC$ 

**SOLUTION.** This solution falls into the category of not being the best way to implement a circuit using VHDL. It does, however, illustrate another useful feature in the VHDL. The first part of this solution requires that we list the function as a sum of minterms. This is done by multiplying the non-minterm product term given in the example by 1. In this case, 1 is equivalent to  $(A + \overline{A})$ . This factoring operation is shown as:

$$\begin{split} F\_OUT(A,B,C) &= A\overline{B}\,\overline{C} + BC \\ F\_OUT(A,B,C) &= A\overline{B}\,\overline{C} + BC(A + \overline{A}) \\ F\_OUT(A,B,C) &= A\overline{B}\,\overline{C} + ABC + \overline{A}BC \end{split}$$

The solution is shown in Listing 5.11. An interesting feature of this solution is the grouping of the three input signals which allows the use of a case statement in the solution. This approach requires the declaration of an intermediate signal which is appropriately labeled "ABC". Once again,

this is probably not the most efficient method to implement a function but it does highlight the need to be resourceful and creative when describing the behavior of digital circuits.

```
Listing 5.11: Solution to Example 12.
  · library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_example is
port (A,B,C : in std_logic;
      F_OUT : out std_logic);
end my_example;
-- architecture
architecture my_soln_exam of my_example is
    signal ABC: std_logic_vector(2 downto 0);
    ABC <= A & B & C; -- group signals for case statement
    my_proc: process (ABC)
    begin
        case (ABC) is when "100" => F_OUT <= '1'; when "011" => F_OUT <= '1';
        when "111" => F_OUT <= '1';
        when others => F_OUT <= '0';
        end case;
    end process my_proc;
end my_soln_exam;
```

Another similar approach to Example 12 is to use the *don't care* feature built into VHDL. This allows the logic function to be implemented without having to massage the inputs. As with everything, if you have to modify the problem before you arrive at the solution, you stand a finite chance of creating an error that would not have otherwise been created if you had not taken a more clever approach. A different architecture for the solution of Example 12 is shown in Listing 5.12. One possible drawback of using a don't care feature in your VHDL code is that some synthesizers and some simulators do not handle it very well. I would avoid them at all costs and seek a more definitive method of modeling the circuits I am dealing with.

# Listing 5.12: Alternative solution to Example 12. architecture my\_soln\_exam2 of my\_example is signal ABC: std\_logic\_vector(2 downto 0); begin ABC <= A & B & C; -- group signals for case statement my\_proc: process (ABC) begin case (ABC) is when "100" => F\_OUT <= '1'; when "-11" => F\_OUT <= '1'; when others => F\_OUT <= '0'; end case; end process my\_proc; end my\_soln\_exam2;

One of the main points that should be emphasized in any VHDL program is readability. In the next problem, we will redo Example 11 using a case statement instead of if statements.

EXAMPLE 13. Write some VHDL code that implements the 8:1 MUX shown below. Use a case statement in your design. In the black-box diagram shown below, the CE input is a chip enable. When CE = '1', the output acts like the MUX of Example 10. When CE is '0', the output of the MUX is '0'.



**SOLUTION.** This solution to Example 13 is shown in Listing 5.13. The entity declaration is repeated below for your convenience. This solution places the case statement in the body of an if construct. In case you have not noticed it yet, the number of possible solutions to a given problem increases as the circuits you are implementing become more complex.

#### Listing 5.13: Solution to Example 13. -- library declaration library IEEE; use IEEE.std logic 1164.all; -- entity entity mux\_8to1\_ce is port ( Data\_in : in std\_logic\_vector (7 downto 0); SEL: in std logic vector (2 downto 0); CE : in std\_logic; F CTRL : out std logic); end mux\_8to1\_ce; -- architecture architecture my\_case\_ex of mux\_8to1\_ce is begin my\_mux: process (SEL, Data\_in, CE) begin (CE = '1') then if case (SEL) is when "000" => F\_CTRL <= Data\_in(0); when "001" => F CTRL <= Data in(1); when "010" => F\_CTRL <= Data\_in(2);</pre> when "011" => F\_CTRL <= Data\_in(3); when "100" => F\_CTRL <= Data\_in(4); when "101" => F\_CTRL <= Data\_in(5); when "110" => F\_CTRL <= Data\_in(6);</pre> when "111" => F\_CTRL <= Data\_in(7); when others => F\_CTRL <= '0'; end case; else F CTRL <= '0'; end if; end process my\_mux; end my\_case\_ex;

One very important point in the solution to Example 13 is the fact that a case statement was embedded into an if statement. The technical term for this style of coding is, as you would guess, nesting. Nesting sequential statements is typical in behavioral models and is used often. This is actually one of the features that make behavioral modeling so much more powerful than data-flow modeling. The reality is that conditional and selective signal assignment statements cannot be nested.

## 5.5 Caveats Regarding Sequential Statements

As you begin to work with sequential statements, you tend to start getting the feeling that you are doing algorithmic programming using a higher-level language. This is due to the fact that sequential statements have a similar look and feel to some of the programming constructs in higher-level languages. The bad part of this tendency is when and if your VHDL coding approach becomes similar to that of the higher-level language. Since this

happens very often with people who are learning VHDL, it is appropriate to remind once again that VHDL is not programming: VHDL is hardware design. You are, generally speaking, not implementing algorithms in VHDL, you are describing hardware: this is a totally different paradigm.

It is not uncommon to see many, not so good, pieces of VHDL code that attempt to use a single process statement in order to implement a relatively complex circuit. Although the code appears like it should work in terms of the provided statements, this is an illusion based on the fact that your mind is interpreting the statements in terms of a higher-level language. The reality is that VHDL is somewhat mysterious in that you are trusting the VHDL synthesizer to magically know what you are trying to describe. If you do not understand the ins and outs of VHDL at a low level, your circuit is not going to synthesize properly. Most likely you understand simple VHDL behavioral models. But once the models become complex, your understanding quickly fades away. The solution to this problem is really simple: keep your VHDL models simple, particularly your process statements.

In VHDL, the best approach is to keep your process statements centered around a single function and have several process statements that communicate with each other. The bad approach is to have one big process statement that does everything for you. The magic of VHDL is that if you provide simple code to the synthesizer, it is more than likely going to provide you with a circuit that works and with an implementation that is simple and eloquent. If you provide the synthesizer with complicated VHDL code, the final circuit may work and may even be efficient in both speed and real estate, but probably not. As opposed to higher-level languages where small amounts of code often translate directly to code of relatively high efficiency, efficiency in VHDL code is obtained by compact and simple partitioning of the VHDL code based on the underlying hardware constructs. In other words, simple VHDL models are better but the simplicity is generally obtained by proper partitioning and description of the model. So try to fight off the urge to impress your friends with the world's shortest VHDL model; your hardware friends will know better.

#### 5.6 Summary

Let us now review some of the important concepts that have been introduced in this chapter.

- The three main flavors of VHDL modeling styles include data-flow, behavioral and structural models.
- VHDL behavioral models, by definition, use process statements.
- VHDL data-flow models by definition use concurrent signal assignment, conditional signal assignment and/or selected signal assignment.
- The process statement is a concurrent statement. Statements appearing within the process statement are sequential statements.
- The if statement has a direct analogy to the conditional signal assignment statement used in data-flow modeling.
- The case statement has a direct analogy to the selected signal assignment statement used in data-flow modeling.
- Both the case statement and the if statement can be nested. Concurrent, conditional and selected signal assignment statements cannot be nested.
- The simplest concurrent statement is the concurrent signal assignment statement (e.g. " $F \le A$ ;"). Its sequential equivalent is the sequential signal assignment statement and it looks identical.

#### 5.7 Exercises: Behavioral Modeling

- 1. For the following function, write VHDL behavioral models that implement these functions using both case statements and if statements (two separate models for each function).
  - a)  $F(A,B) = \overline{A}B + A + A\overline{B}$
  - b)  $F(A, B, C, D) = \overline{A}C\overline{D} + \overline{B}C + BC\overline{D}$
  - c)  $F(A, B, C, D) = (\overline{A} + B) \cdot (\overline{B} + C + \overline{D}) \cdot (\overline{A} + D)$
  - d)  $F(A, B, C) = \prod (5, 1, 4, 3)$

e) 
$$F(A, B, C, D) = \sum (1, 2)$$

2. For the circuit below, write the VHDL behavioral model that implements it using both case statements and if statements (two separate models).



- 3. Model the previous circuit using concurrent, conditional, or selected signal assignment.
- 4. Provide a VHDL model of an 8-input AND gate using a process statement.
- 5. Provide a VHDL model of an 8-input OR gate using a process statement.
- 6. Provide a VHDL model of an 8:1 MUX using a process statement. Include a model that uses if statements and case statements (two separate models).
- 7. Provide a VHDL model of a 3:8 decoder using a process statement. Include a model that uses if statements and case statements (two separate models). Consider the outputs to be active low.

## **VHDL** Operators

So far we have only implicitly mentioned the operators available in VHDL. This section presents a complete list of operators as well as a few examples of their use. A complete list of operators is shown in Table 6.1. This is followed by brief descriptions of some of the less obvious operators. Although you may not have an immediate need to use some of these operators, you should be aware that they exist. And although there are some special things you should know about some of these operators, not too much information is presented in this section.

Operators in VHDL are grouped into seven different types: logical, relational, shift, adding, sign, multiplying, and miscellaneous. The ordering of this list is somewhat important because it presents the operators in order of increasing precedence. We said "somewhat" because your VHDL code should never rely on operator precedence to describe circuit behavior.

| Operator type |     |     |      |     |     |      |
|---------------|-----|-----|------|-----|-----|------|
| logical       | and | or  | nand | nor | xor | xnor |
| relational    | =   | /=  | <    | <=  | >   | >=   |
| shift         | sll | srl | sla  | sra | rol | ror  |
| adding        | +   | _   | &    |     |     |      |
| sign          | +   | -   |      |     |     |      |
| multiplying   | *   | /   | mod  | rem |     |      |
| miscellaneous | **  | abs | not  |     |     |      |

Table 6.1: VHDL operators.

| Operator | Name                  | Explanation                      |
|----------|-----------------------|----------------------------------|
| A = B    | equivalence           | is A equivalent to B?            |
| A /= B   | non-equivalence       | is A not equivalent to B?        |
| A < B    | less than             | is A less than B?                |
| A <= B   | less than or equal    | is A less than or equal to B?    |
| A > B    | greater than          | is A greater than B?             |
| A >= B   | greater than or equal | is A greater than or equal to B? |

**Table 6.2:** VHDL relational operators with brief explanations.

Reliance on obscure precedence rules tends to make the VHDL code cryptic and hard to understand. A liberal use of parentheses is a better approach to VHDL coding.

The first column of Table 6.1 lists the operators from lowest to highest precedence, where logical operators have the lowest precedence. Although there is a precedence order for the types of operators, there is no precedence order within each type of operator. In other words, the operators appearing in the rows are presented in no particular order. This means that the operators are applied to the given operands in the order they appear in the associated VHDL code.

#### 6.1 Logical Operators

The logical operators are generally self-explanatory in nature. They have also been used throughout this book. The only thing worthy of note is that the not operator is not technically a logical operator and is grouped among the miscellaneous operators, which have the highest precedence.

## 6.2 Relational Operators

The relational operators are generally self-explanatory in nature too. Many of them have been used in this book. A complete list of relational operators is provided in Table 6.2.

#### 6.3 Shift Operator

Available from ieee.numeric\_std or ieee.numeric\_bit, there are three types of shift operators: logical shift, arithmetic shift, and rotations.

| Operator   | Name |                        | Example                            | Result     |
|------------|------|------------------------|------------------------------------|------------|
| sll        |      | shift left logical     | result $<=$ "10010101" sll 2       | "01010100" |
| logical    | srl  | shift right logical    | result $<=$ "10010101" srl 3       | "00010010" |
| arithmetic | sla  | shift left arithmetic  | result $<=$ "10010101" sla 3       | "10101111" |
| aritnmetic | sra  | shift right arithmetic | result $<=$ " $10010101$ " sra $2$ | "11100101" |
| rotate     | rol  | rotate left            | result <= "10100011" rol 2         | "10001110" |
| rotate     | ror  | rotate right           | result <= "10100011" ror 2         | "11101000" |

Table 6.3: VHDL shift operators with examples.

Although these operators basically shift bits either left-to-right or right-to-left, there are a few basic differences which are listed below. The shift operators are listed in Table 6.3.

- Both logical shifts introduce zeros into one end of the operand that is affected by the shift operation. In other words, zeros are fed into one end of the operand while bits are essentially lost from the other end. The difference between logical and arithmetic shifts is that in arithmetic shift, the sign-bit is never changed and the bit that is fed into one end can differ. Hence, for arithmetic shift lefts, the last right bit is stuffed to the right end of the operand. For arithmetic shift rights, the sign-bit (the left-most bit) is propagated right (the value of the left-most bit is fed into the left end of the operand).
- Rotate operators grab a bit from one end of the word and stuff it into the other end. This operation is done independently of the value of the individual bits in the operand.

#### 6.4 Other Operators

The other groups of operators are generally used with numeric types. Since this section does not present numerical operations in detail, the operators are briefly listed below in Table 6.4. Special attention is given to the &, mod, and rem operators. These operators are also limited to operating on specific types, which are also not listed here.

#### 6.5 Concatenation Operator

The concatenation operator & is often a useful operator when dealing with digital circuits. There are many times when you will find a need to tack together two separate values. The concatenation operator has been seen in some previous example solutions. Some more examples of the concatenation operators are presented in Listing 6.1.

```
Listing 6.1: Examples of the concatenation operator.

signal A_val, B_val : std_logic_vector(3 downto 0);
signal C_val : std_logic_vector(5 downto 0);
signal D_val : std_logic_vector(7 downto 0);
-----
C_val <= A_val & "00";
C_val <= "11" & B_val;
C_val <= '1' & A_val & '0';
D_val <= "0001" & C_val(3 downto 0);
D_val <= A_val & B_val;
```

#### 6.6 Modulus and Remainder Operators

Both the remainder operator rem and the modulus operator mod are applied to integers types and both give back an integer type. There is often confusion about the differences between the two operators and the difference in their operation on negative and positive numbers. The definitions that VHDL uses for these operators are shown in Table 6.5 while a few examples of these operators are provided in Table 6.6. A general rule followed by

| Operator        |     | Name           | Comment                            |
|-----------------|-----|----------------|------------------------------------|
|                 | +   | addition       |                                    |
| adding          | _   | subtraction    |                                    |
|                 | &   | concatenation  | can operate only on specific types |
| sign            | +   | identity       | unary operator                     |
| Sign            | _   | negation       | unary operator                     |
|                 | *   | multiplication |                                    |
| multiplying     | /   | division       | often limited to powers of two     |
| multiplying     | mod | modulus        | can operate only on specific types |
|                 | rem | remainder      | can operate only on specific types |
| miscellaneous   | **  | exponentiation | often limited to powers of two     |
| Illiscellaneous | abs | absolute value |                                    |

**Table 6.4:** All the other VHDL operators not listed so far.

| Operator | Name      | Satisfies this Conditions                   |
|----------|-----------|---------------------------------------------|
| rem      | remainder | 1. sign of (X rem Y) is the same as X       |
|          |           | 2. $abs(X rem Y) < abs(Y)$                  |
|          |           | 3. $(X \text{ rem } Y) = (X - (X / Y) * Y)$ |
| mod      | modulus   | 1. sign of (X mod Y) is the same as Y       |
|          |           | 2. abs (X mod Y) < abs (Y)                  |
|          |           | 3. $(X \mod Y) = (X * (Y - N))$             |
|          |           | for some integer N                          |

**Table 6.5:** Definitions of rem and mod operators. (abs = absolute value)

many programmers is to avoid using the mod operator when dealing with negative numbers. As you can see from the examples below, answers are sometime counter-intuitive.

#### 6.7 Review of Almost Everything Up to Now

VHDL is a language used to design, test and implement digital circuits. The basic design units in VHDL are the entity and the architecture which exemplify the general hierarchical approach of VHDL. The entity represents the black-box diagram of the circuit or the interface of the circuit to the outside world while the architecture encompasses all the other details of how the circuit behaves.

The VHDL architecture is made of statements that describe the behavior of the digital circuit. Because this is a hardware description language, statements in VHDL are primarily considered to execute concurrently. The idea of concurrency is one of the main themes of VHDL as one would expect since a digital circuit can be modeled as a set of logic gates that operate concurrently.

The main concurrent statement types in VHDL are the concurrent signal

| mod              |  |
|------------------|--|
| $8 \mod 5 = 3$   |  |
| -8 mod 5 = 2     |  |
| $8 \mod -5 = -2$ |  |
| -8 mod -5 = -3   |  |
|                  |  |

Table 6.6: Example of rem and mod operators.

assignment statement, the conditional signal assignment statement, the selected signal assignment statement and the process statement. The process statement is a concurrent statement which is constituted of sequential statements exclusively. The main types of sequential statements are the signal assignment statement, the if statement and the case statement. The if statement is a sequential version of conditional signal assignment statement while the case statement is a sequential version of the selected signal assignment statement.

Coding styles in VHDL fall under the category of data-flow, behavioral and structural models. Exclusive use of process statements indicates a behavioral model. The use of concurrent, conditional and selective signal assignment indicate the use of a data-flow model. VHDL code describing more complex digital circuits will generally contain both features of all of these types of modeling.

Since you should make no effort whatsoever to memorize VHDL syntax, it is recommended that a cheat sheet always be kept next to you as you perform VHDL modeling. Developing a true understanding of VHDL is what is going to make you into a good hardware designer. The ability to memorize VHDL syntax proves almost nothing.

# **Using VHDL for Sequential Circuits**

All the circuits we have examined up until now have been combinatorial logic circuits. In other words, none of the circuits we have examined so far are actually able to store information. This section shows some of the various methods used to describe sequential circuits. We limit our discussion to VHDL behavioral models for several different flavors of D flipflops. It is possible and in some cases desirable to use data-flow models to describe storage elements in VHDL, but it is much easier to use behavior models.

The few approaches for designing flip-flops shown in the next section cover just about all the possible functionality you could imagine when you make use of a D flip-flop. Once you understand these basics, you will be on your way to understand how to use VHDL to design Finite State Machines (FSMs). This book will examine FSMs in a later chapter.

## 7.1 Simple Storage Elements Using VHDL

The general approach for learning how to implement storage elements in digital design is to study the properties of a basic cross-coupled cell. The cross coupled cell forms what is referred to as **a latch**. The concept of a clocking signal is added to the device in order to enhance its controllability. Finally, some type of pulse narrowing circuitry is added to the clocking signal to get to the flip-flop. The flip-flop is nothing more than an edge-sensitive bit-storage device.

The study of a VHDL implementation of storage elements starts with the edge-triggered D flip-flop. The VHDL examples presented are the basic edge-triggered D flip-flop with an assortment of added functionality.

**EXAMPLE 14.** Write the VHDL code that describes a D flip-flop shown on the right. Use a behavioral model in your description.



**SOLUTION.** The solution to Example 14 is shown in Listing 7.1. Listed below are a few interesting things to note about the solution.

- The given architecture body describes the my\_d\_ff version of the d\_ff entity.
- Because this example requires the use of a behavioral model, the architecture body includes primarily a process statement. The statements within the process are executed sequentially. The process is executed each time a change is detected in any of the signals in the process' sensitivity list. In this case, the statements within the process are executed each time there is a change in logic level of the CLK signal.
- The rising\_edge() construct is used in the if statement to indicate that changes in the circuit output happen only on the rising edge of the CLK input. The rising\_edge() construct is actually an example of a VHDL function which has been defined in one of the included libraries. The way the VHDL code has been written makes the whole circuit synchronous; in fact, changes in the circuit's output are synchronized with the rising edge of the clock signal. In this case, the action is a transfer of the logic level on the D input to the Q output.
- The functionality of rising\_edge (CLK) can be achieved using the quite popular VHDL "event" attribute via the construct: CLK'event and CLK='1'.

  Please keep this in mind.
- The process has the label dff. This is not required by the VHDL language but the addition of process labels promotes a self-describing

nature of the code and increases its readability and understandability.

Listing 7.1: Solution to Example 14. -- Model of a simple D Flip-Flop ---- library declaration library IEEE; use IEEE.std\_logic\_1164.all; -- entity entity d\_ff is port ( D, CLK : in std\_logic; Q: out std\_logic); end d\_ff; -- architecture architecture my\_d\_ff of d\_ff is begin dff: process(CLK) begin if (rising edge(CLK)) if (CLK'event and CLK='1') then O <= D; end if; end process dff; end my\_d\_ff;

The D flip-flop is best known and loved for its ability to store (save, remember) a single bit. The way that the VHDL code in Listing 7.1 is able to store a bit is not however obvious. The bit-storage capability in VHDL is implied by the way the VHDL code is interpreted. The implied storage capability comes about as a result of not providing a condition that indicates what should happen if the listed if condition is not met. In other words, if the if condition is not met, the device does not change the value of Q and therefore it must remember the current value. The memory feature of the current value, or state, constitutes the famous bit storage quality of a flip-flop. If you have not specified what the output should be for every possible set of input conditions, the option taken by VHDL is to not change the current output. By definition, if the input changes to an unspecified state, the output remains unchanged. In this case, the output associated with the previous set of input can be thought of as being remembered. It is this mechanism, as strange and interesting as it is, that is used to induce memory in the VHDL code.

In terms of the D flip-flop shown in Example 14, the only time the output is specified is for that delta time associated with the rising edge of the clock. The typical method used to provide a catch-all condition in case

the if condition is not met is with an else clause. Generally speaking, a quick way to tell if you have induced a memory element is to look for the presence of an else clause associated with the if statement.

The previous two paragraphs are vastly important for understanding VHDL; the concept of inducing memory in VHDL is very important to digital circuit design. The design of sequential circuits is dependent on this concept. This somewhat cryptic method used by VHDL to induce memory elements is a byproduct of behavioral modeling based solely on the interpretation of the VHDL source code. Even if you will only be using VHDL to design combinatorial circuits, you will most likely be faced with the comprehension of these concepts. One of the classic warnings generated by the VHDL synthesizer is the notification that your VHDL code has generated a latch. Despite the fact that this is only a warning, if you did not intend to generate a latch, you should strive to modify your VHDL code in such a way as to remove this warning. Assuming you did not intend to generate a latch, the cause of your problem is that you have not explicitly provided an output state for all the possible input conditions. Because of this, your circuit will need to remember the previous output state so that it can provide an output in the case where you have not explicitly listed the current input condition.

**EXAMPLE 15.** Write the VHDL code that describes a D flip-flop shown on the right. Use a behavioral model in your description. Consider the S input to be an active-low, synchronous input that sets the D flip-flop outputs when asserted.



**SOLUTION.** The solution to Example 15 is shown in Listing 7.2. There are a few things of interest regarding this solution.

- The S input to the flip-flop is made synchronous by only allowing it to affect the operation of the flip-flop on the rising edge of the system clock.
- On the rising edge of the clock, the S input takes precedence over the

D input because the state of the S input is checked prior to examining the state of the D input. In an if-else statement, once one condition evaluates as true, none of the other conditions is checked. In other words, the D input is transferred to the output only on the rising edge of the clock and only if the S input is not asserted.

```
Listing 7.2: Solution to Example 15.
-- RET D Flip-flop model with active-low synchronous set input. --
- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity d_ff_ns is
   port ( D,S : in std_logic;
           CLK : in std logic;
              Q : out std_logic);
end d_ff_ns;
-- architecture
architecture my_d_ff_ns of d_ff_ns is
begin
  dff:
        process (CLK)
  begin
     if (rising_edge(CLK)) then
         if (S = '0') then
            0 <= '1';
         else
            Q <= D;
         end if;
     end if;
  end process dff;
end my_d_ff_ns;
```

**EXAMPLE 16.** Write the VHDL code that describes a D flip-flop shown on the right. Use a behavioral model in your description. Consider the R input to be an active-high, asynchronous input that resets the D flip-flop outputs when asserted.



**SOLUTION.** The solution to Example 16 is shown in Listing 7.3. You can probably glean the most information about asynchronous input and synchronous inputs by comparing the solutions to Example 15 and Example 16. A couple of interesting points are listed below.

• The reset input is independent of the clock and takes priority over the

clock. This prioritization is done by making the reset condition the first condition in the if statement. Evaluation of the other conditions continues if the R input does not evaluate to a '1'.

• The falling\_edge () function is used to make the D flip-flop falling-edge-triggered. Once again, this function is defined in one of the included libraries.

```
Listing 7.3: Solution to Example 16.
-- FET D Flip-flop model with active-high asynchronous reset input. --
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
 - entity
entity d_ff_r is
   port ( D,R: in std_logic;
            CLK : in std_logic;
              Q : out std_logic);
end d_ff_r;
-- architecture
architecture my_d_ff_r of d_ff_r is
  dff: process (R, CLK)
  begin
     if (R = '1') then
         Q <= '0';
     elsif (falling_edge(CLK)) then
        Q <= D;
     end if;
   end process dff;
end my_d_ff_r;
```

The solutions of Example 15 and Example 16 represent what can be considered the standard VHDL approaches to handling synchronous and asynchronous inputs, respectively. The general forms of these solutions are actually considered templates for synchronous and asynchronous inputs by several VHDL references. As you will see later, these solutions form the foundation to finite state machine design using VHDL.

**EXAMPLE 17.** Write the VHDL code that describes a T flip-flop shown on the right. Use a behavioral model in your description. Consider the S input to be an active-low, asynchronous input that sets the T flip-flop outputs when asserted.



**SOLUTION.** The solution to Example 17 is shown in Listing 7.4. This example has some very important techniques associated with it that are well worth mentioning below.

• A unique quality of the D flip-flop is demonstrated in this implementation of a T flip-flop. The output of a D flip-flop is only dependent upon the D input and is not a function of the present output of the flip-flop. The output of a T flip-flop is dependent upon both the T input and the current output of the flip-flop. This adds a certain amount of extra complexity to the T flip-flop model as compared to the D flip-flop as is shown in Listing 7.4. The T flip-flop model in Listing 7.4 uses a temporary signal in order to use the current state of the flip-flop as an input. In other words, since Q appears as a port to the entity it must be assigned a mode specifier and in this case, it has been assigned a mode specifier of "out". Signals that are declared as outputs can therefore not appear on the right-hand side of a signal assignment operator. The standard approach to bypassing this apparent limitation in VHDL is to use intermediate signals which, as opposed to port signals, do not have mode specifications and can thus be used as either inputs or outputs (can appear on both sides of the signal assignment operator) in the body of the architecture. The approach is to manipulate the intermediate signal in the body of the architecture but to also use a concurrent signal assignment statement to assign the intermediate signal to the appropriate output. Note that in the key statement in the solution shown in 7.4 that the intermediate signal appears on both sides of the signal assignment operator. This is

a widely used approach in VHDL: please take time to understand and absorb it. And lastly on this note, there are other mode specifications that would allow you a different approach to bypassing this problem (namely, the use of the "buffer" mode specification), but you should never use these in VHDL. The approach presented here is considered a good use of VHDL.

- This code uses the characteristics equation of a T flip-flop in its implementation. We technically used a characteristic equation when we implemented the D flip-flop but since the characteristic equation of a D flip-flop is relatively trivial, you may not have been aware of it.
- There are certain advantages to using T flip-flops in some conditions, D flip-flops are generally the storage element of choice using VHDL. If you do not have a specific reason for using some type of flip-flop other than a D flip-flop, you probably should not.

```
Listing 7.4: Solution to Example 17.
-- RET T Flip-flop model with active-low asynchronous set input. --
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity t_ff_s is
   port ( T,S,CLK : in std_logic;
                 Q : out std_logic);
end t_ff_s;
- entity
architecture my_t_ff_s of t_ff_s is
  signal t tmp : std logic; -- intermediate signal declaration
  tff: process (S,CLK)
  begin
      if (S = '0') then
t_tmp <= '1';
      elsif (rising_edge(CLK)) then
         t_tmp <= T XOR t_tmp; -- temp output assignment
      end if;
   end process tff;
   Q <= t_tmp; -- final output assignment
end my_t_ff_s;
```

#### 7.2 Inducing Memory: Data-flow vs. Behavioral Modeling

A major portion of digital design deals with sequential circuits. Generally speaking, most sequential circuit design is about synchronizing events to a clock edge. In other words, output changes only occur on a clock edge. The introduction to memory elements in VHDL presented in this section may lead the reader to think that memory in VHDL is only associated with behavioral modeling, but this is not the case. The same concept of inducing memory holds for data-flow modeling as well: not explicitly specifying an output for every possible input condition generates a latch (a storage element). And on this note, checking for unintended memory element generation is one of the duties of the digital designer. As you would imagine, memory elements add an element of needless complexity to the synthesized circuit.

One common approach for learning the syntax and mechanics of new computer languages is to implement the same task in as many different ways as possible. This approach utilizes the flexibility of the language and is arguably a valid approach to learning a new language. This is also the case in VHDL. But, probably more so in VHDL than other languages, there are specific ways of doing things and these things should always be done in these specific ways. Although it would be possible to generate flip-flops using data-flow models, most knowledgeable people examining your VHDL code would not initially be clear as to what exactly you are doing. As far as generating synchronous memory elements go, the methods outlined in this section are simply the optimal method of choice. This is one area not to be clever with.

## 7.3 Important Points

- Storage elements in VHDL are induced by not specifying output conditions for every possible input condition.
- Unintended generation of storage elements is generally listed by the synthesizer as latch generation. Once again, latches are generated when there is an existing input condition to a circuit that does not have a corresponding output specification.

- Memory elements can be induced by both data-flow and behavioral models.
- If a signal declared in the entity declaration has a mode specifier of out, that signal cannot appear on the right-hand side of a signal assignment operator. This limitation is bypassed by using intermediate signals for any functional assignments and later assigning the intermediate signal to the output signal using a concurrent signal assignment statement.
- The mode specification of buffer should be avoided in favor of intermediate signals.

#### 7.4 Exercises: Basic Memory Elements

**EXERCISE 1.** Provide a VHDL behavioral model of the D flip-flop shown on the right. The S and R inputs are an active low asynchronous preset and clear. Assume both the S and R inputs will never be asserted simultaneously.



**EXERCISE 2.** Provide a VHDL behavioral model of the D flip-flop shown on the right. The S and R inputs are an active low asynchronous preset and clear. Assume the S input takes precedence over the R input in the case where both are asserted simultaneously.



**EXERCISE 3.** Provide a VHDL behavioral model of the D flip-flop shown on the right. The S and R inputs are synchronous preset and clear. Assume both the S and R inputs will never be asserted simultaneously.



**EXERCISE 4.** Provide a VHDL behavioral model of the D flip-flop shown on the right. The S and R inputs are an active low asynchronous preset and clear. If both the S and R inputs are asserted simultaneously, the output of the flip-flop will toggle.



EXERCISE 5. Provide a VHDL behavioral model of the T flip-flop shown on the right. The S and R inputs are an active low asynchronous preset and clear. Assume both the S and R inputs will never be asserted simultaneously. Implement this flip-flop first using an equation description of the outputs and then using a behavioral description of the outputs.



**EXERCISE 6.** Provide a VHDL behavioral model of the T flip-flop shown on the right. The S and R inputs are an active low asynchronous preset and clear. Assume both the S and R inputs will never be asserted simultaneously.



# Finite State Machine Design Using VHDL

Finite state machines (FSMs) are mathematical abstractions that are used to solve a large variety of problems, among which are electronic design automation, communication protocol design, parsing and other engineering applications. At this point in your digital design career, you have probably designed several state machines on paper. You are now at the point where you can implement and test them using actual hardware. The first step in this process is to learn how to model FSMs using VHDL.

As you will see in the next section, simple FSM designs are just a step beyond the sequential circuit design described in the previous section. The techniques you learn in this section will allow you to quickly and easily design relatively complex FSMs which can be useful in a number of ways.

A block diagram for a standard Moore-type FSM is shown in Fig. 8.1. This diagram is fairly typical but different names are used for some of the blocks in the design. The Next State Decoder is a block of combinatorial



Figure 8.1: Block diagram for a Moore-type FSM.



Figure 8.2: Model for VHDL implementations of FSMs.

logic that uses the current external inputs and the current state to decide upon the next state of the FSM. In other words, the inputs to the Next State Decoder block are decoded to produce an output that represents the next state of the FSM. The circuitry in the Next State Decoder is generally the excitation equations for the storage elements (flip-flops) in the State Register block. The next state becomes the present state of the FSM when the clock input to the state registers block becomes active. The state registers block is a storage element that stores the present state of the machine. The inputs to the Output Decoder are used to generate the desired external outputs. The inputs are decoded via combinatorial logic to produce the external outputs. Because the external outputs are only dependent upon the current state of the machine, this FSM is classified as a Moore-type FSM.

The FSM model shown in Fig. 8.1 is the most common model for describing a Moore-type FSM. This is probably because students are often asked to generate the combinatorial logic required to implement the Next State Decoder and the Output Decoder; however here we want to think about FSMs in the context of VHDL. The true power of VHDL starts to emerge in dealing with FSMs. As you will see, the versatility of VHDL behavioral modeling removes the need for large paper designs of endless K-maps and endless combinatorial logic elements.

There are several different approaches used to model FSMs in VHDL. The various approaches are a result of the general versatility of VHDL as a language. What we will describe in this section is probably the clearest approach for FSM implementation. A block diagram of the approach we

will use in the implementation of FSMs is shown in Fig. 8.2.

Although it does not look that much clearer, you will soon find the FSM model shown in Fig. 8.2 to be a straightforward method for implementing FSMs. The approach we will use divides the FSM into two VHDL processes. One process, referred to as the Synchronous Process handles all the matters regarding clocking and other controls associated with the storage element. The other process, the Combinatorial Process, handles all the matters associated with the Next State Decoder and the Output Decoder of Fig. 8.1. Note that the two blocks in Fig. 8.1 are both made solely of combinatorial logic.

Some new lingo is used to describe the signals in Fig. 8.2, as outlined and described below:

- The inputs labelled Parallel Inputs are used to signify inputs that act in parallel on each of the storage elements. These inputs include enables, presets, clears, etc.
- The inputs labelled State Transition Inputs include external inputs that control the state transitions. These inputs also include external inputs used to decode Mealy-type external outputs.
- The Present State signals are used by the Combinatorial Process box for both next state decoding and output decoding. The diagram of Fig. 8.2 also shows that the Present State variables can also be provided as outputs to the FSM but they are not required.

One final comment before we begin. There are many different methods that can be used to describe FSMs using VHDL. Once you understand the method presented here, learning any other style of FSM implementation is relatively painless. More information on the other FSM coding styles may be found in various VHDL texts or on the web.

## 8.1 VHDL Behavioral Representation of FSMs





**SOLUTION.** This problem represents a basic FSM implementation. It is instructive to show the black-box diagram which is an aid in writing the entity description. Starting FSM problems with the drawing of a black box diagram is a healthy approach particularly when dealing with FSMs. Oftentimes with FSM problems, it becomes challenging to discern the FSM inputs from the outputs. Drawing a diagram alleviates this problem. The black box diagram and the code for the solution of Example 18 is shown in Listing 8.1.



Listing 8.1: Solution to Example 18.

```
-- library declaration
library IEEE;
use IEEE.std logic 1164.all;
-- entity
entity my_fsm1 is
    port ( TOG_EN : in std_logic;
            CLK, CLR : in std_logic;
                 Z1 : out std_logic);
end my fsm1;
-- architecture
architecture fsml of my_fsml is
  type state_type is (ST0,ST1);
   signal PS,NS : state_type;
begin
   sync_proc: process (CLK, NS, CLR)
   begin
       - take care of the asynchronous input
     if (CLR = '1') then
        PS <= STO;
     elsif (rising_edge(CLK)) then
       PS <= NS;
     end if;
   end process sync_proc;
   comb_proc: process(PS, TOG_EN)
   begin
      Z1 <= '0';
                        -- pre-assign output
      case PS is
         when STO =>
                       -- items regarding state STO
            Z1 <= '0'; -- Moore output
            if (TOG EN = '1') then NS <= ST1;
            else NS <= ST0;
            end if;
         when ST1 =>
                        -- items regarding state ST1
            Z1 <= '1'; -- Moore output
            if (TOG_EN = '1') then NS <= STO;
            else NS <= ST1;
            end if;
         when others => -- the catch-all condition
            Z1 <= '0'; -- arbitrary; it should never
            NS <= ST0; -- make it to these two statements
      end case;
   end process comb_proc;
end fsm1;
```

And of course, this solution has many things worth noting in it. The more interesting things are listed below.

• We have declared a special VHDL type named state\_type to represent the states in this FSM. This is an example of how enumeration types are used in VHDL. As with enumerated types in other higher-level computer languages, there are internal numerical representations for the listed state types, but we only deal with the more expressive symbolic equivalent. In this case, the type we have created is called a state\_type and we have declared two variables of this type: PS and NS. The key thing to note here is that a state\_type is something we have created and is not a native VHDL type.

- The synchronous process is equal in form and function to the simple D flip-flops we examined in the section about sequential circuits. The only difference is that we have substituted PS and NS for D and Q, respectively. Something to note here is that the storage element is associated with the PS signal only. Note that PS is not specified for every possible combination of inputs.
- Even though this example is of the simplest FSM you could hope for, the code looks somewhat complicated. But if you examine it closely, you can see that everything is nicely compartmentalized in the solution. There are two processes; the synchronous process handles the asynchronous reset and the assignment of a new state upon the arrival of the system clock. Additionally, the combinatorial process handles the outputs not handled in the synchronous process.
- Because the two processes operate concurrently, they can be considered
  as working in a lock-step manner. Changes to the NS signal that
  are generated in the combinatorial process force an evaluation of the
  synchronous process. When the changes are actually instituted in the
  synchronous process on the next clock edge, the changes in the PS
  signal causes the combinatorial process to be evaluated. And so on and
  so forth.
- The case statement in the combinatorial process provides a when clause for each state of the FSM. A when others clause has also been used. The signal assignments that are part of this catch-all clause are arbitrary since the code should never actually make it there. This statement is provided for a sense of completeness and represents good VHDL coding practice.
- The Moore output is a function of only the present state. This is expressed by the fact that the assignment of the Z1 output is unconditionally evaluated in each when clause of the case statement in the

combinatorial process. In other words, the Z1 variable is inside the when clause but outside of the if statement in the when clause. This is of course because the Moore outputs are only a function of the states and not the external inputs. Note that it is the external input that controls which state the FSM transitions to from any given state. You will see later that Mealy outputs, due their general nature, are assigned inside the if statement.

• The Z1 output is pre-assigned as the first step in the combinatorial process. Pre-assigning it in this fashion prevents the unexpected latch generation for the Z1 signal. When dealing with FSMs, there is a natural tendency for the FSM designer to forget to specify an output for the Z1 variable in each of the states. Pre-assigning it prevents latches from being generated and can arguably clean up the source code. The pre-assignment makes no difference to the VHDL code because if multiple assignments are made within the code, only the final assignment takes effect. In other words, only the final assignment is considered once the process terminates.

There is one final thing to note about Example 18. In an effort to keep the example simple, we disregarded the digital values of the state variables. This is indicated in the black-box diagram of Listing 8.1 by the fact that the only output of the FSM is the signal Z1. This is reasonable if only one signal is required to control some other device or circuit. The state variable is represented internally and its precise representation is not important since the state variable is not provided as an output.

In some FSM designs, the state variables are provided as outputs. To show this situation, we will provide a solution to Example 18 with the state variables as outputs. The black-box diagram and the VHDL code of this solution is shown in Listing 8.2.



Listing 8.2: Solution to Example 18 that include state variable as output.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_fsm2 is
           TOG_EN : in std_logic;
   port (
           CLK, CLR : in std_logic;
              Y, Z1 : out std_logic);
end my fsm2;
-- architecture
architecture fsm2 of my_fsm2 is
   type state_type is (ST0,ST1);
   signal PS,NS : state_type;
begin
   sync_proc: process(CLK, NS, CLR)
   begin
      if (CLR = '1') then
         PS <= ST0;
      elsif (rising edge (CLK)) then
         PS <= NS;
      end if:
   end process sync_proc;
   comb_proc: process(PS, TOG_EN)
      Z1 <= '0';
      case PS is
            en STO => -- items regarding state STO Z1 <= '0'; -- Moore output
         when STO =>
            if (TOG_EN = '1') then NS <= ST1;
            else NS <= ST0;
            end if;
         when ST1 =>
            en STI => -- items regard
Z1 <= '1'; -- Moore output
                             -- items regarding state ST1
            if (TOG_EN = '1') then NS <= STO;
            else NS <= ST1;
            end if:
         when others =>
                            -- the catch-all condition
            Z1 <= '0';
                           -- arbitrary; it should never
            NS <= ST0:
                            -- make it to these two statements
      end case;
   end process comb_proc;
   -- assign values representing the state variables
   with PS select
      Y \leftarrow 0' when STO,
           '1' when ST1,
            '0' when others;
end fsm2;
```

Note that the VHDL code shown in Listing 8.2 differs in only two areas from the code shown in Listing 8.1. The first area is the modification of the entity declaration to account for the state variable output Y. The second area is the inclusion of the selective signal assignment statement which assigns a value of state variable output Y based on the condition of the state variable. The selective signal assignment statement is evaluated each

time a change in signal PS is detected. Once again, since we have declared an enumeration type for the state variables, we have no way of knowing exactly how the synthesizer will decide to represent the state variable. The selective signal assignment statement in the code of Listing 8.2 only makes it appear like there is one state variable and the states are represented with a '1' and a '0'. In reality, there are methods we can use to control how the state variables are represented and we will deal with those soon.

Lastly, there are three concurrent statements in the VHDL code shown in Listing 8.2: two process statements and a selective signal assignment statement.

**EXAMPLE 19.** Write the VHDL code that implements the FSM shown on the right. Consider the state variables as outputs of the FSM.



**SOLUTION.** The state diagram shown in this problem indicates that this is a three-state FSM with one Mealy-type external output and one external input. Since there are three states, the solution requires at least two state variables to handle the three states. The black-box diagram of the solution is shown in Listing 8.3. Note that the two state variables are handled as a bundled signal.



#### Listing 8.3: Solution to Example 19. -- library declaration library IEEE; use IEEE.std\_logic\_1164.all; -- entity entity my\_fsm3 is port ( X, CLK, SET : in std\_logic; Y : out std logic vector(1 downto 0); Z2 : out std\_logic); end my fsm3; -- architecture architecture fsm3 of my\_fsm3 is type state\_type is (ST0,ST1,ST2); signal PS,NS : state\_type; begin sync\_proc: process(CLK, NS, SET) begin if (SET = '1') then PS <= ST2; elsif (rising edge(CLK)) then PS <= NS; end if: end process sync\_proc; comb\_proc: process(PS,X) Z2 <= '0'; -- pre-assign FSM outputs case PS is if (X = '0') then NS <= ST0; else NS <= ST1; end if; -- items regarding state ST1 -- Mealy output always 0 when ST1 => Z2 <= '0'; if (X = '0') then NS <= ST0; else NS <= ST2; end if; when ST2 => -- items regarding state ST2 -- Mealy output handled in the if statement if (X = '0') then NS <= STO; Z2 <= '0'; else NS <= ST2; Z2 <= '1'; end if; when others => -- the catch all condition Z2 <= '1'; NS <= ST0; end case; end process comb\_proc; -- faking some state variable outputs with PS select $Y \le "00"$ when STO, "10" when ST1, "11" when ST2, "00" when others; end fsm3;

As usual, there are a couple of fun things to point out about the solution for Example 19. Most importantly, you should note the similarities between this solution and the previous solution.

- The FSM has one Mealy-type output. The solution essentially treats this output as a Moore-type output in the first two when clauses of the case statement. In the final when clause, the Z2 output appears in both sections of the if statement. The fact that the Z2 output is different in the context of state ST2 makes it a Mealy-type output and therefore a Mealy-type FSM.
- When faking the state variable outputs (keeping in mind that the actual state variables are represented with enumeration types), two signals are required since the state diagram contains more than two states (and less than five states). The solution opted is to represent these outputs as a bundle which has the effect of slightly changing the form of the selected signal assignment statement appearing at the end of the architecture description.





**SOLUTION.** The state diagram indicates that its implementation will contain four states, one external input and two external outputs. This is a hybrid FSM in that the if contains both a Mealy and Moore-type output but in this case, the FSM would be considered a Mealy-type FSM. The black-box diagram and the VHDL code of the solution is shown in Listing 8.4.



#### Listing 8.4: Solution to Example 20.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_fsm4 is
    port ( X,CLK,RESET : in std_logic;
                     Y : out std logic vector (1 downto 0);
                 Z1, Z2 : out std_logic);
end my_fsm4;
-- architecture
architecture fsm4 of my_fsm4 is
  type state_type is (ST0,ST1,ST2,ST3);
   signal PS,NS : state_type;
begin
   sync_proc: process(CLK, NS, RESET)
   begin
    if (RESET = '1') then PS <= STO;
    elsif (rising_edge(CLK)) then PS <= NS;
    end if;
   end process sync_proc;
   comb_proc: process(PS,X)
   begin
      -- Z1: the Moore output; Z2: the Mealy output
      Z1 <= '0';
                 Z2 <= '0'; -- pre-assign the outputs
      case PS is
         when STO => -- items regarding state STO
Z1 <= '1'; -- Moore output</pre>
            if (X = '0') then NS <= ST1; Z2 <= '0';
            else NS <= ST0; Z2 <= '1';
            end if;
         when ST1 =>
                        -- items regarding state ST1
            Z1 <= '1'; -- Moore output
            if (X = '0') then NS <= ST2; Z2 <= '0';
            else NS <= ST1; Z2 <= '1';
            end if;
         when ST2 =>
                       -- items regarding state ST2
            Z1 <= '0'; -- Moore output
            if (X = '0') then NS <= ST3; Z2 <= '0';
            else NS <= ST2; Z2 <= '1';
            end if;
         when ST3 =>
                        -- items regarding state ST3
            Z1 <= '1'; -- Moore output
            if (X = '0') then NS <= STO; Z2 <= '0';
            else NS <= ST3; Z2 <= '1';
            end if;
         when others => -- the catch all condition
            Z1 <= '1'; Z2 <= '0'; NS <= ST0;
      end case;
   end process comb_proc;
   with PS select
      Y \ll 00" when STO,
           "01" when ST1,
           "10" when ST2,
           "11" when ST3,
           "00" when others;
end fsm4;
```

If you haven't noticed by now, implementing FSMs using the VHDL behavioral model is remarkably straightforward. In reality, I rarely code a FSM from scratch; I usually opt to grab some previous FSM I have coded and start from there. Keep in mind that real engineering is rarely based on a cookbook. For FSM problems, the engineering is in the testing and creation of the state diagram. Do not get too comfortable with behavioral modeling of FSMs; the real fun is actually generating a FSM that solves a given problem.

# 8.2 One-Hot Encoding for FSMs

Truth be told, there are many different methods that can be used to encode state variables<sup>1</sup>. If the exact form of the representation used is important to you, then you will need to take the necessary steps in order to control how the state variables are represented by the synthesizer. There are two approaches to control state variable representation. The first approach is to allow the synthesizing tool to handle the details. Since every FSM we have seen up to this point has used enumeration types to represent the state variables, the synthesizer could choose to actually represent them with an encoding scheme of its own choosing. The reality is that the tools generally have an option to select the desired encoding scheme. The downside of this approach is that you are denied the learning experience associated with implementing the VHDL code that explicitly induces your desired encoding scheme. After all, you may have some special encoding scheme you need to use but is not supported by the development tools. The second approach to encoding the state variables is to specify them directly in VHDL. The approach of specifying the state variables in the VHDL code is presented in this section.

One-hot encoding uses one bit in the state register for each state of the FSM. For a one-hot encoding FSM with 16 states, 16 flip flops are required. However only four flip flops are required if the same FSM is implemented using a binary encoding. One-hot encoding simplifies the logic and the interconnections between overall logic. Despite looking quite wasteful in

<sup>&</sup>lt;sup>1</sup>In this case, encoding refers to the act of assigning a unique pattern of 1's and 0's to each of the states in order to make them unambiguous from other states.

terms of employed logic, one-hot encoding often results in smaller and faster FSMs.

The approach taken in the previous FSM examples was to pretend we were using full encoding for the state variables of the FSM. The full encoding approach minimizes the number of storage elements (flip-flops) used to store the state variables. The closed form equation describing the number of flip-flops required for a given FSM as a function of the number of states is shown in equation 8.1. The bracket-like symbols used in equation 8.1 indicate a ceiling function<sup>2</sup>. The binary nature expressed by this equation is so apparent that this encoding is often referred to as binary encoding.

$$\#(flip\_flops) = \lceil \log_2(\#states) \rceil \tag{8.1}$$

For one-hot encoded FSMs, only one flip-flop is asserted at any given time. This requires that each distinct state be represented by one flip-flop. In one-hot encoding, the number of flip-flops required to implement a FSM is therefore equal to the number of states in the FSM. The closed form of this relationship is shown in equation 8.2.

$$\#(flip\_flops) = \#(states) \tag{8.2}$$

The question naturally arises as to how VHDL can be used to implement one-hot encoded FSMs. If you want total control of the process, you will need to grab control away from the synthesizer. And since we are concerned with learning VHDL, we need to look at the process of explicitly encoding one-hot FSMs.

The modular approach we used to implement FSMs expedites the conversion process from using enumeration types to actually specifying how the state variables are represented. The changes from our previous approach are limited to how the outputs are assigned to the state variables and how the state variables are forced to be represented by certain bit patterns. Modifications to the fully encoded approach are thus limited to the entity

The ceiling function  $y = \lceil x \rceil$  assigns y to the smallest integer that is greater or equal to x.

declaration (you will need more variables to represent the states), the declaration of the state variables (you will need to explicitly declare the bit patterns associated with each state) and the assignment of the state variables to the outputs (in this case, we are actually not faking it like we were in other examples).

EXAMPLE 21. Write the VHDL code that implements the FSM shown on the right. Consider the listed state variables as output. Use one-hot encoding for the state variables. This problem is Example 20 all over again but uses true one-hot encoding for the state variables.



**SOLUTION.** The state diagram shows four states, one external input X, two external outputs Z1 and Z2 with the Z2 output being a Mealy output. This is a Mealy machine that indicates one-hot encoding should be used to encode the state variables. We will approach the implementation of this FSM one piece at the time.

Listing 8.5 shows the modifications to the entity declaration required to convert the full encoding used in Example 20 to a pseudo one-hot encoding. Listing 8.6 shows the required modifications to the state variable output assignment in order to move from enumeration types to a special form of assigned types. Forcing the state variables to be truly encoded using one-hot encoding requires these two extra lines of code as is shown in Listing 8.6. These two lines of code essentially force the VHDL synthesizer to represent each state of the FSM with its own storage element. In other words, each state is represented by the "string" modifier as listed. This forces four bits per state to be remembered by the FSM implementation

which essentially requires four flip-flops. Note in Listing 8.7 that the default case is assigned a valid one-hot state instead of the customary all zero state. You should strongly consider comparing these three figures. The total solution is shown in Listing 8.8

Listing 8.5: Modifications to convert Example 20 to one-hot encoding.

Listing 8.6: Modifications to convert state variables to use one-hot encoding.

```
-- the approach for enumeration types
type state_type is (ST0,ST1,ST2,ST3);
signal PS,NS: state_type;
--- the approach used for explicitly specifying state bit patterns
type state_type is (ST0,ST1,ST2,ST3);
attribute ENUM_ENCODING: STRING;
attribute ENUM_ENCODING of state_type: type is "1000 0100 0010 0001";
signal PS,NS: state_type;
```

Listing 8.7: Modifications to convert state output to pseudo one-hot encoding.

```
-- fake full encoded approach
with PS select
   Y \le "00" when STO,
        "01" when ST1,
        "10" when ST2,
        "11" when ST3,
        "00" when others;
end fsm4;
-- one-hot encoded approach
with PS select
  Y \ll 1000" when STO,
        "0100" when ST1,
        "0010" when ST2,
        "0001" when ST3,
        "1000" when others;
end fsm4;
```

Listing 8.8: The final solution to Example 21.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity my_fsm4_oh is
    port ( X, CLK, RESET : in std_logic;
                    Y : out std logic vector(3 downto 0);
                 Z1, Z2 : out std_logic);
end my_fsm4_oh;
-- architeture
architecture fsm4_oh of my_fsm4_oh is
 type state_type is (ST0,ST1,ST2,ST3);
  attribute ENUM_ENCODING: STRING;
  attribute ENUM_ENCODING of state_type: type is "1000 0100 0010 0001";
  signal PS,NS : state_type;
begin
   sync_proc: process(CLK, NS, RESET)
   begin
     if (RESET = '1') then PS <= STO;
     elsif (rising_edge(CLK)) then PS <= NS;
     end if:
   end process sync_proc;
   comb_proc: process(PS,X)
   begin
      -- Z1: the Moore output; Z2: the Mealy output
      Z1 <= '0';
                  Z2 <= '0'; -- pre-assign the outputs
      case PS is
                      -- items regarding state ST0
         when STO =>
            Z1 <= '1'; -- Moore output
            if (X = '0') then NS <= ST1; Z2 <= '0';
            else NS <= ST0; Z2 <= '1';
            end if;
         when ST1 =>
                        -- items regarding state ST1
            en STI => -- items regard
Z1 <= '1'; -- Moore output
            if (X = '0') then NS <= ST2; Z2 <= '0';
            else NS <= ST1; Z2 <= '1';
            end if;
         when ST2 =>
                        -- items regarding state ST2
            Z1 <= '0'; -- Moore output
            if (X = '0') then NS <= ST3; Z2 <= '0';
            else NS <= ST2; Z2 <= '1';
            end if;
         when ST3 =>
                        -- items regarding state ST3
            Z1 <= '1'; -- Moore output
            if (X = '0') then NS <= STO; Z2 <= '0';
            else NS <= ST3; Z2 <= '1';
            end if;
         when others => -- the catch all condition
            Z1 <= '1'; Z2 <= '0'; NS <= ST0;
      end case;
   end process comb_proc;
   -- one-hot encoded approach
   with PS select
      Y \le "1000" when STO,
           "0100" when ST1,
           "0010" when ST2,
           "0001" when ST3,
           "1000" when others;
end fsm4_oh;
```

### 8.3 Important Points

- Modeling FSMs from a state diagram is a straightforward process using VHDL behavioral modeling. The process is so straightforward that it is often considered cookie cutter. The real engineering involved in implementing FSM is in the generation of the state diagram that solved the problem at hand.
- Due to the general versatility of VHDL, there are many approaches that can be used to model FSMs using VHDL. The approach used here details only one of those styles but is generally considered the most straightforward of all styles.
- The actual encoding of the FSM's state variables when enumeration types are used is left up to the synthesis tool. If a preferred method of variable encoding is desired, using the attribute approach detailed in this section is a simple but viable alternative.

# 8.4 Exercises: Behavioral Modeling of FSMs

**EXERCISE 1.** Draw the state diagram associated with the following VHDL code. Be sure to provide a legend and completely label everything.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity fsm is
   port ( X,CLK : in std_logic;
           RESET : in std_logic;
           Z1, Z2 : out std_logic;
end fsm;
-- architecture
architecture fsm of fsm is
   type state_type is (A,B,C);
   signal PS,NS : state_type;
begin
   sync_proc: process (CLK, NS, RESET)
   begin
      if (RESET = '0') then PS <= C;
      elsif (rising_edge(CLK)) then PS <= NS;</pre>
      end if;
   end process sync_proc;
   comb_proc: process(PS,X)
   begin
      case PS is
         Z1 <= '0';
                        Z2 <= '0';
         when A =>
            Z1 <= '0';
            if (X='0') then NS<=A; Z2<='1';
            else NS <= B; Z2 <= '0';
            end if;
         when B =>
            Z1 <= '1';
            if (X='0') then NS<=A; Z2<='0';
            else NS <= C; Z2 <= '1';
            end if:
         when C =>
            Z1 <= '1';
            if (X='0') then NS<=B; Z2<='1';
            else NS <= A; Z2 <= '0';
            end if;
         when others =>
            Z1 <= '1'; NS<=A; Z2<='0';
      end case;
   end process comb_proc;
end fsm;
```



**EXERCISE 2.** Write a VHDL behavioral model that could be used to implement the state diagram as shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



**EXERCISE 3.** Draw the state diagram associated with the following VHDL code. Be sure to provide a legend and remember to label everything.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity fsmx is
   Port ( BUM1, BUM2 : in std_logic;
                CLK : in std_logic;
            TOUT, CTA : out std_logic);
end fsmx;
-- architecture
architecture my_fsmx of fsmx is
   type state_type is (S1,S2,S3);
    signal PS,NS : state_type;
   sync_p: process (CLK,NS)
   begin
      if (rising_edge(CLK)) then
         PS <= NS;
     end if;
   end process sync_p;
   comb_p: process (CLK, BUM1, BUM2)
   begin
      case PS is
         when S1 =>
            CTA <= '0';
if (BUM1 = '0') then
               TOUT <= '0';
               NS <= S1;
            elsif (BUM1 = '1') then
               TOUT <= '1';
               NS <= S2;
            end if:
         when S2 =>
            CTA <= '0';
            TOUT <= '0';
            NS <= S3;
         when S3 =>
            CTA <= '1';
TOUT <= '0';
            if (BUM2 = '1') then
               NS <= S1;
            elsif (BUM2 = '0') then
               NS <= S2;
            end if;
                          CTA <= '0';
         when others =>
                          TOUT <= '0';
                           NS <= S1;
      end case;
   end process comb_p;
end my_fsmx;
```



#### EXERCISE 4.

Write the VHDL behavioral model code that could be input/output(Z2) used to implement the state diagram shown on the right.



**EXERCISE 5.** Draw the state diagram associated with the following VHDL code. Consider the outputs Y to be representative of the state variables. Be sure to provide a legend. Indicate the states with both state variables and their symbolic equivalents.

```
-- library declaration
library IEEE;
use IEEE.std logic 1164.all;
-- entity
entity fsm is
          X, CLK : in std_logic;
port (
          RESET : in std_logic;
          Z1, Z2 : out std_logic;
               Y : out std_logic_vector(2 downto 0));
end fsm;
-- architecture
architecture my_fsm of fsm is
  type state_type is (A,B,C);
  attribute ENUM_ENCODING: STRING;
  attribute ENUM_ENCODING of state_type: type is "001 010 100";
  signal PS,NS : state_type;
begin
sync_proc: process(CLK, NS, RESET) -- process
  begin
     if (RESET = '0') then PS <= C;
     elsif (rising_edge(CLK)) then PS <= NS;
     end if;
   end process sync_proc;
comb_proc: process(PS,X) -- process
   begin
      case PS is
         when A =>
            Z1 <= '0';
            if (X = '0') then NS <= A; Z2 <= '1';
            else NS <= B; Z2 <= '0';
            end if;
         when B =>
            Z1 <= '1';
            if (X = '0') then NS <= A; Z2 <= '0';
            else NS <= C; Z2 <= '1';
            end if;
         when C =>
            Z1 <= '1';
            if (X = '0') then NS <= B; Z2 <= '1';
            else NS <= A; Z2 <= '0';
            end if;
         when others =>
            Z1 <= '1'; NS <= A; Z2 <= '0';
      end case;
   end process comb_proc;
with PS select
   Y \ll 001" when A,
        "010" when B,
        "100" when C,
        "001" when others;
end my_fsm;
```

EXERCISE 6. Write a
VHDL behavioral model
code that can be used to
implement the state diagram shown on the right.

All state variables should input(X)/output(Z2)
be encoded as listed and
also provided as outputs
of the FSM.



**EXERCISE 7.** Draw the state diagram that corresponds to the following VHDL model and state whether the FSM is a Mealy machine or a Moore machine. Be sure to label everything.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity fsm is
    Port ( CLK, CLR, SET, X1, X2 : in std_logic;
                        Z1, Z2 : out std_logic);
end fsm;
-- architecture
architecture my_fsm of fsm is
   type state_type is (sA, sB, sC, sD);
   attribute ENUM_ENCODING: STRING;
   attribute ENUM_ENCODING of state_type: type
       is "1000 0100 0010 0001";
   signal PS,NS : state_type;
   sync_p: process (CLK, NS, CLR, SET) -- process
   begin
      if (CLR = '1') and SET = '0') then
         PS <= sA;
      elsif (CLR = '0' and SET = '1') then
         PS <= sD;
      elsif (rising_edge(CLK)) then
        PS <= NS;
      end if;
   end process sync_p;
   comb_p: process (X1,X2,PS) -- process
   begin
      case PS is
         when sA =>
            if (X1 = '1') then
                Z1 <= '0'; Z2 <= '0';
               NS <= sA;
            else
               Z1 <= '0'; Z2 <= '0';
               NS <= sB;
            end if:
         when sB =>
            if ( X2 = '1')
               Z1 <= '1'; Z2 <= '1';
               NS <= sC;
                Z1 <= '1'; Z2 <= '0';
               NS <= sB;
            end if;
         when sC =>
            if ( X2 = '1') then

Z1 <= '0'; Z2 <= '0';
               NS <= sB;
                Z1 <= '0'; Z2 <= '1';
               NS <= sC;
            end if;
         when sD =>
            if ( X1 = '1') then
               Z1 <= '1'; Z2 <= '1';
               NS <= sD;
            else
                Z1 <= '1'; Z2 <= '1';
               NS <= sC;
            end if;
      end case;
   end process comb_p;
end my_fsm;
```



### EXERCISE 8.

Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



**EXERCISE 9.** Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



EXERCISE 10. Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



EXERCISE 11. Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



**EXERCISE 12.** Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



#### EXERCISE 13.

Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded listed as and also provided as outputs of the FSM.



### EXERCISE 14.

Write the VHDL behavioral model code that can be used to implement the state diagram shown on the right. The state variables should be encoded as listed and also provided as outputs of the FSM.



# Structural Modeling In VHDL

As was mentioned earlier, there are generally three approaches to writing VHDL code: data-flow modeling, behavioral modeling and structural modeling.

Up to this point, this book has only dealt with data-flow and behavioral models. This section presents an introduction to structural modeling.

As digital designs become more complex, it becomes less likely that any one design can be implemented with any one of the three types of VHDL models. We have already seen this property in dealings with FSMs where we mixed process statements (behavioral modeling) with selective signal assignment statements (data-flow modeling). The result was a hybrid VHDL model. By its very nature, structural modeling is likewise a hybrid VHDL model. Most complex designs could be considered structural models, i.e. if they are implemented using sound coding procedures.

The design of complex digital circuits using VHDL should closely resemble the structure of complex computer programs. Many of the techniques and practices used to construct large and well structured computer programs written in higher-level languages should also be applied when using VHDL. This common structure we are referring to is the ever so popular modular approach to coding. The term structural modeling is the terminology that VHDL uses for modular design. The VHDL modular design approach directly supports hierarchical design which is essentially employed when attempting to understand complex digital designs.

The benefits of modular design to VHDL are similar to the benefits that modular design or object-oriented design provides for higher-level computer languages. Modular designs promote understandability by packing low-level functionality into modules. These modules can be easily reused in other designs thus saving the designer time by removing the need to reinvent and re-test the wheel. The hierarchical approach extends beyond code written on file level. VHDL modules can be placed in appropriately named files and libraries in the same way as higher-level languages. Moreover, there are often libraries out there that contain useful modules that can only be accessed using a structural-modeling approach. Having access to these libraries and being fluent in their use will serve to increase your perception as a VHDL guru.

After all the commentary regarding complex designs, we present a few simple examples. Though the structural approach is most appropriately used in complex digital designs, the examples presented in this section are rather simplistic in nature. These examples show the essential details of VHDL structural modeling. It is up to the designer to conjure up digital designs where a structural modeling approach would be more appropriate. Keep in mind that your first exposure to structural modeling may be somewhat rough. Although there is some new syntax to become familiar with, once you complete a few structural designs, this new syntax becomes ingrained in your brain and it becomes second nature to apply where required.

The tendency at this juncture in your VHDL programming career is to use some type of schematic capture software instead of learning the structural modeling approach. The fact is that no one of consequence uses the schematic capture software these days even though it is taught in many university textbooks. The funny part about this entire process is that the schematic capture software is a tool that allows you to visually represent circuits but in the end generates VHDL code (the only thing the synthesizer understands is VHDL code).

### 9.1 VHDL Modularity with Components

The main tool for modularity in higher-level languages such as C is the function. In other computer languages, similar modularity is accomplished through the use of methods, procedures and subroutines. The approach used in C is to 1) name the function interface you plan on writing (the function declaration), 2) code what the function will do (the function body), 3) let the program know it exists and is available to be called (the prototype) and 4) call the function from the main portion of the code. In VDHL modularity is achieved via the use of **packages**, **components** and **functions**. In the following sections we are going to see how to use components.

The approach to use a component in VHDL is: 1) name the module you plan to describe (the entity), 2) describe what the module will do (the architecture), 3) let the program know the module exists and can be used (component declaration) and 4) use the module in your code (component instantiation, or mapping). The similarities between these two approaches are listed in Table 9.1.

Let us now use these principles in a practical example. Our approach is to describe a template-type approach to VHDL structural design using a simple and well-known combinational circuit.



**SOLUTION.** A comparator is one of the classic combinatorial circuits

| C programming language                       | VHDL                               |  |
|----------------------------------------------|------------------------------------|--|
| Describe function interface                  | The entity                         |  |
| Describe what the function does (coding)     | The architecture                   |  |
| Provide a function prototype to main program | Component declaration              |  |
| Call the function from main program          | Component instantiation or mapping |  |

**Table 9.1:** Similarities between modules in C and VHDL.

that every digital design engineer must derive at some point in his career. The solution presented here implements the discrete gate version of the circuit which is shown in Fig. 9.1. Once again, the solution presented here is primarily an example of a VHDL structural model and does not represent the most efficient method to represent a comparator using VHDL.

The approach of this solution is to model each of the discrete gates as individual blocks. In this case, they are actually simple gates but the interfacing requirements of the VHDL structural approach are the same regardless of whether the circuit elements are simple gates or complex digital subsystems.

The circuit shown in Fig. 9.1 contains some extra information that relates to its VHDL structural implementation. First, the dashed line represents the boundary of the top-level VHDL entity; therefore signals that cross this boundary must appear in the entity declaration for this implementation. Second, each of the internal signals is given a name. In this case, internal signals are defined to be signals that do not cross the dashed entity boundary. This is a requirement for VHDL structural implementations as these signals must be assigned to the various sub-modules in the interior of the design (somewhere in the architecture).



Figure 9.1: Discrete gate implementation of a 3-bit comparator.

The first part of the solution is to provide entity and architecture implementations for the individual gates shown in Fig. 9.1. We need to provide at least one definition of an XNOR gate and a 3-input AND gate. We only need to provide one definition of the XNOR gate despite the fact that

actually three are shown in the diagram. The modular VHDL approach allows us to reuse circuit definitions and we take advantage of this feature. These definitions are shown in Listing 9.1.

Listing 9.1: Entity and Architecture definitions for discrete gates.

```
entity big_xnor is
   Port ( A,B : in std_logic;
        F : out std_logic);
end big_xnor;

architecture cktl of big_xnor is
begin
   F <= not ( (A and (not B)) or ( (not A) and B) );
end cktl;

-- Description of 3-input AND function --
entity big_and3 is
   Port ( A,B,C : in std_logic;
        F : out std_logic);
end big_and3;

architecture cktl of big_and3 is
begin
   F <= ( A and B and C );
end cktl;</pre>
```

The implementations shown in Listing 9.1 present no new VHDL details. The new information is contained in how the circuit elements listed in Fig. 9.1 are used as components in a larger circuit. The procedures for implementing a structural VHDL design can be summarized in the following steps. These steps assume that the entity declarations for the interior modules already exist.

- **Step 1.** Generate the top-level entity declaration.
- Step 2. Declare the lower-level design units used in design.
- Step 3. Declare required internal signals used to connect the design units.
- Step 4. Instantiate the design units.

This is how you therefore proceed:

Step One: The first step in a structural implementation is identical to the standard approach we have used for the implementing other VHDL circuits: the entity. The entity declaration is derived directly from dashed box in Fig. 9.1 and is shown in Listing 9.2. In other words, signals that intersect the dashed lines are signals that are known to the outside world and must

be included in the entity declaration.

```
Listing 9.2: Entity declaration for 3-bit comparator.

-- Interface description of 3-bit comparator --

entity my_compare is

Port (A_IN : in std_logic_vector(2 downto 0);

B_IN : in std_logic_vector(2 downto 0);

EQ_OUT : out std_logic);
end my_compare;
```

Step Two: The next step is to declare the design units that are used in the circuit. In VHDL lingo, declaration refers to the act of making a particular design unit available for use in a particular design. Note that the act of declaring a design unit, by definition, transforms your circuit into a hierarchical design. The declaration of a design unit makes the unit available to be placed into the design hierarchy. Design units are essentially modules that reside in the lower levels of the design. For our design, we need to declare two separate design units: the XNOR gate and a 3-input AND gate.

There are two factors involved in declaring a design unit: 1) how to do it and, 2) where to place it. A component declaration can be viewed as a modification of the associated entity declaration. The difference is that the word entity is replaced with the word component and the word component must also be followed by the word end component to terminate the declaration. The best way to do this is by copying, pasting and modifying the original entity declaration. The resulting component declaration is placed in the architecture declaration after the architecture line and before the begin line. The two component declarations and their associated entity declarations are shown in the next listing. Listing 9.3 shows the component declarations as they appear in working VHDL code.

```
entity big_xnor is
    Port ( A, B : in std_logic;
    F : out std_logic);
end big_xnor;

entity big_and3 is
    Port ( A, B, C : in std_logic;
        F : out std_logic);
end big_and3;

component big_xnor
    Port ( A, B, C : in std_logic);
end component;

component big_and3
    Port ( A, B, C : in std_logic;
        F : out std_logic);
end component;
```

Step Three: The next step is to declare internal signals used by your design. The required internal signals for this design are the signals that are not intersected by the dashed line shown in Fig. 9.1. These three signals are similar to local variables used in higher-level programming languages in that they must be declared before they can be used in the design. These signals effectively provide an interface between the various design units that are instantiated in the final design. For this design, three signals are required and used as outputs of the XNOR gates and as inputs to the AND gate. Internal signal declarations such as these appear with the component declarations in the architecture declaration after the architecture line and before the begin line. Note that the declaration of intermediate signals is similar to the signal declaration contained in the entity body. The only difference is that the intermediate signal declaration does not contain the mode specifier. We have previously dealt with intermediate signals in other sections of this book. Signal declarations are included as part of the final solution shown in Listing 9.3.

Step Four: The final step is to create instances of the required modules and map the instances of the various components in the architecture body. Technically speaking, as the word instantiation implies, the appearance of instances of design units is the main part of the instantiation process. In some texts, the process of instantiation includes what we have referred to as component declaration but we have opted not to do this here. The approach presented here is to have the declaration refer to the component declarations before the begin line while instantiation refers to the creation of individual instances after the begin line. The mapping process is therefore included in our definition of component instantiation.

The process of mapping provides the interface requirements for the

individual components in the design. This mapping step associates external connections from each of the components to signals in the next step upwards in the design hierarchy. Each of the signals associated with individual components maps to either an internal or external signal in the higher-level design. Each of the individual mappings includes a unique name for the particular instance as well as the name of the original entity. The actual mapping information follows the VHDL key words of port map. All of this information appears in the final solution shown in Listing 9.3.

One key point to note in the instantiation process is the inclusion of labels for all instantiated design units. Labels should always be used as part of design unit instantiation because the use of appropriate labels increases the understandability of your VHDL model. In other words, the proper choice of labels increases the self-describing nature of your design and is considered a good VHDL programming approach.

Listing 9.3: VHDL code for the design hierarchy for the 3-bit comparator.

```
-- library declaration
library IEEE;
use IEEE.std logic 1164.all;
-- entity
entity my_compare is
    Port ( A_IN : in std_logic_vector(2 downto 0);
   B_IN : in std_logic_vector(2 downto 0);
            EQ_OUT : out std_logic);
end my_compare;
-- architecture
architecture cktl of my compare is
   -- XNOR gate --
   component big_xnor is
      end component;
   -- 3-input AND gate -----
   component big_and3 is
     Port ( A, B, C : in std_logic;
                 F : out std_logic);
   end component;
   -- intermediate signal declaration
   signal p1_out,p2_out,p3_out : std_logic;
begin
   x1: big_xnor port map (A => A_IN(2),
                            B \Rightarrow B_IN(2)
                            F => p1_out);
   x2: big_xnor port map (A => A_IN(1),
                            B \Rightarrow B_IN(1)
                            F \Rightarrow p2_out);
   x3: big_xnor port map (A => A_IN(0),
                            B \Rightarrow B_{IN}(0)
                            F \Rightarrow p3_out);
   al: big_and3 port map (A => pl_out,
                            B \Rightarrow p2_out,
                            C => p3_out,
                            F => EQ_OUT);
end ckt1;
```

It is worth noting that the solution shown in Listing 9.3 is not the only approach to use for the mapping process. The approach shown in Listing 9.3 uses what is referred to as a direct mapping of components. In this manner, each of the signals in the interface of the design units are listed and are directly associated with the signals they connect to in the higher-level design by use of the => operator. This approach has several potential advantages: it is explicit, complete, orderly and allows signals to be listed in any order. The only possible downside of this approach is that

it uses up more space in your VHDL source code.

The alternative approach to mapping is to use implied mapping. In this approach, connections between external signals from the design units are associated with signals in the design unit by order of their appearance in the mapping statement. This differs from direct mapping because only signals from the higher-level design appear in the mapping statement instead. The association between signals in the design units and the higher-level design are implied by the ordering of the signal as they appear in the component or entity declaration. This approach uses less space in the source code but requires signals to be placed in the proper order. An alternative but equivalent architecture for the previous example using implied mapping is shown in Listing 9.4.

To successfully simulate and synthesize the design shown in Listing 9.3, the code of Listing 9.1 needs to be included in your VHDL project as well. It is normal practice to keep the two listings in two distinctive files. The same is true for the implementation of Listing 9.4.

Listing 9.4: Alternative architecture for Example 22 using implied mapping. -- library declaration library IEEE; use IEEE.std\_logic\_1164.all; -- entity entity my\_compare is Port ( A\_IN : in std\_logic\_vector(2 downto 0);
B\_IN : in std\_logic\_vector(2 downto 0); EQ\_OUT : out std\_logic); end my\_compare; -- architecture architecture ckt2 of my\_compare is component big\_xnor is end component; component big\_and3 is Port ( A, B, C : in std\_logic; F : out std\_logic); end component; signal p1\_out, p2\_out, p3\_out : std\_logic; begin x1: big\_xnor port map (A\_IN(2),B\_IN(2),p1\_out); x2: big\_xnor port map (A\_IN(1),B\_IN(1),p2\_out); x3: big\_xnor port map (A\_IN(0),B\_IN(0),p3\_out); a1: big\_and3 port map (p1\_out,p2\_out,p3\_out,EQ\_OUT); end ckt2;

Due to the fact that this design was relatively simple, it was possible

9.2 Generic Map 129

to bypass one of the interesting issues that arises when using structural modeling. Often when dealing with structural designs, different levels of the design will contain the same signal name. The question arises as to whether the synthesizer is able to differentiate between the signal names across the hierarchy. VHDL synthesizers, like compilers for higher-level languages, are able to handle such instances. Signals with the same names are mapped according to the mapping presented in the component instantiation statement. Probably the most common occurrence of this is with clock signals. In this case, a component instantiation such as the one shown in Listing 9.5 is both valid and commonly seen in designs containing a system clock. Name collision does not occur because the signal name on the left-hand side of the => operator is understood to be internal to the component while the signal on the right-hand side is understood to reside in the next level up in the hierarchy.

```
Listing 9.5: Example of the same signal name crossing hierarchical boundaries.

x5: some_component port map (CLK => CLK, CS => CS);
```

# 9.2 Generic Map

As we have seen in the previous section, the use of the keyword component allows us to declare a VHDL module for further instantiation.

Often it is desirable to write code that is generic. For instance a routine that performs a certain task on an input array of a generic size. Let us suppose that we want to implement a piece of code of a parity check routine that returns '1' when the input N-size array is an even number and '0' when the input N-size array is an odd number. The Listing 9.6 shows such an implementation.

Listing 9.6: Parity check implementation with generic input array size.

```
1 -- library declarations
2 library IEEE;
3 use IEEE.std_logic_1164.all;
4 -- entity
5 entity gen_parity_check is
      generic ( n: positive);
               (x: in std_logic_vector(n-1 downto 0);
                 y: out std_logic);
9 end gen_parity_check;
10 -- architecture
11 architecture arch of gen parity check is
12 begin
         process(x)
13
               variable temp: std logic:
14
15
          begin
               temp:='0';
16
               for i in x'range loop
17
                   temp := temp XOR \times (i);
18
               end loop;
19
               y <= temp;
21
          end process;
22 end arch;
```

Listing 9.7 shows how the code above can be declared and instantiated in your own code via the already seen component method. Specifically, in Listing 9.7 the above generic parity check module is used to create a 4-bit parity check module.

To achieve the mentioned modularity the keyword generic was used inside the entity field in the code above and again inside the component field during its declaration in the code below. The generic field is used to allow you to control all generic variables.

Notice how during instantiation (see Listing 9.7, line 20) the keyword generic map was used in conjunction with the keyword port map to define the generic variables.

Listing 9.7: Use of generic for the construct of a generic parity check code.

```
1 -- library declaration
2 library IEEE;
3 use IEEE.std logic 1164.all;
4 -- entity
5 entity my_parity_chk is
      Port ( input : in std_logic_vector(3 downto 0);
   output : out std_logic);
7
8 end my_parity_chk;
10 -- architecture
11 architecture arch of my_parity_chk is
     ---- component declaration ----
12
     component gen_parity_check is
13
       generic ( N : positive);
port ( X : in std_logic_vector(N-1 downto 0);
14
15
                      : out std_logic);
                   Y
16
     end component;
17
18 begin
                ---- component instantiation -
19
     cpl: qen_parity_check generic map (4) port map (input, output);
21 end arch;
```

Once again, to successfully simulate and synthesize the design shown in Listing 9.7, the code of Listing 9.6 needs to be included in your VHDL project as well.

# 9.3 Important Points

- Structural modeling in VHDL supports hierarchical design concepts.
   The ability to abstract digital circuits to higher levels is the key to understanding and designing complex digital circuits.
- Digital design using schematic capture is an outdated approach: you should resist the inclination and/or directive at all costs.
- The VHDL structural model supports the reuse of design units. This
  includes units you have previously designed as well as the ability to use
  predefined module libraries.
- If you use one FPGA software development tool from one of the major FPGA players in the market, you will be able to use digital blocks already developed once you declare them. In this case the entity declaration is not the one of Listing 9.2 but instead a simple library

Vivado).

inclusion in your VHDL code that looks like:

```
library UNISIM;
use UNISIM.VComponents.all;
All digital blocks available from this library package are described in
the documentation of the FPGA software development tool (e.g. Xilinx
```

## 9.4 Exercises: Structural Modeling

**EXERCISE 1.** Draw a block diagram of the circuit represented by the VHDL code listed below. Be sure to completely label the final diagram.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity cktl is
  Port (EN1, EN2 : in std_logic;
              CLK : in std_logic;
                 Z : out std_logic);
end ckt1;
-- architecture
architecture arch of cktl is
    component T_FF
      port ( T, CLK : in std_logic;
                  Q : out std_logic);
    end component;
   signal t_in, t1_s, t2_s : std_logic;
begin
   t1 : T_FF
   port map (T => t_in,
          CLK => CLK,
             Q \Rightarrow t1_s);
    t2 : T FF
    port map (T => t1_s,
           CLK => CLK,
              Q => t2_s );
      Z \le t2_s OR t1_s;
   t_in <= EN1 AND EN2;
end arch;
```

**EXERCISE 2.** Draw a block diagram of the circuit represented by the VHDL code listed below. Be sure to completely label the final diagram.

```
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity ckt is
    port ( A, B : in std_logic;
              C : out std_logic);
end ckt;
-- architecture
architecture my_ckt of ckt is
    component bb1
        port (D,E : in std_logic;
             F,G,H : out std_logic);
end component;
    component bb2
        port ( L,M,N : in std_logic;
                     P : out std logic);
end component;
    signal x1,x2,x3 : std_logic;
begin
    port map ( D \Rightarrow A, E \Rightarrow B, F \Rightarrow x1, G \Rightarrow x2, H \Rightarrow x3);
    port map ( L => x1, M => x2, N => x3, P => C);
end my_ckt;
```

**EXERCISE 3.** Provide the VHDL structural models for the circuits listed below.



## Registers and Register Transfer Level

The concept of a register in VHDL and its subsequent use in digital circuit design is probably one of the more straightforward concepts in VHDL. A register in VHDL is simply a vector version of a D flip-flop in which all operations on the flip-flops occur simultaneously. The "register transfer level", or RTL, is a flavor of design that is primarily concerned with how and when data is transferred between the various registers in a digital system. RTL-level design in often associated with "data-path" designs which require the careful control and timing of the data that is being transferred between registers. The controls associated with even simple registers are sufficient to ensure that some outside entity has adequate control over the "sequencing" of data through the circuit associated with the data-path. In these cases, the proper sequencing of data transfers is controlled by a FSM.

The study of RTL-level design is best accomplished in the context of a data-path design. The design of data-paths is best accomplished in the context of a digital circuit that has some purpose such as an arithmetic logic unit design. Both of these topics are beyond what needs to be mentioned here. The good news is that the simplicity of the registers makes for a quick introduction to the matter. Major circuit implementations are saved for some other time.

EXAMPLE 23. Use VHDL behavioral modeling to design the 8-bit REG\_IN register that has a synchronous active high parallel load signal LD. Consider the load of the register to be synchronized to rising edges of the clock.



**SOLUTION.** The solution for the 8-bit register looks amazingly similar to a model of a D flip-flop. The full solution to Example 23 is shown in Listing 10.1. As usual, there are a couple of things worth noting in this solution.

- Note that there is an if statement that does not contain a corresponding else which is what generates the memory element. For this example, there are considered to be eight bit-sized memory elements (flip-flops). For this example the flip flops are considered to be D-type flip-flops. The storage elements are associated with the REG\_OUT bundle. The ease in using VHDL code to generate D flip-flops in this manner makes D flip-flops the most widely used type of flip-flop in digital design.
- The code uses a bundle signal for both the input and output. The assignment of the bundles to other bundles is straightforward in VHDL as is shown in the code. In many cases, such as the one in this example, there is no need to use a bundle access operator in the VHDL model.
- The assignment of the input to the output is based on characteristics of both the clock edge and the state of the LD signal. The approach taken in the VHDL model shown in Listing 10.1 is to provide a separate if clause for both the LD and CLK signals. Only one if statement could have been used by making both conditions associated with the single if clause but this is not considered good VHDL programming practice when dealing with synchronized elements. In other words, you should always strive to keep special conditions associated with the clocking signal separate from all other conditions associated with the action in

question. Clock signals are somewhat special in the VHDL land; you should get into the habit of treating them gently.

 Since signals REG\_IN and LD are required to be synchronous they do not appear inside the process sensitivity list.

```
Listing 10.1: Solution to Example 23.
-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
-- entity
entity reg8 is
    Port ( REG_IN : in std_logic_vector(7 downto 0);
           LD, CLK : in std logic;
           REG_OUT : out std_logic_vector(7 downto 0));
end reg8;
-- architecture
architecture reg8 of reg8 is
  reg: process(CLK)
  begin
         (rising edge(CLK)) then
         if (LD = '1') then
            REG_OUT <= REG_IN;
         end if;
      end if;
  end process;
end reg8;
```

The circuit in the following example is slightly more complex than most of the examples seen so far. Additionally, remember that there are many different solutions to the same problem. This is a common occurrence in VHDL; in fact, many times there is no best method for implementing a given circuit. The following examples are essentially the same problem solved using two different but functionally equivalent solutions.

EXAMPLE 24. Use VHDL behavioral modeling to design the circuit plants and the loading signals to be active high.

Consider the circuit to be synchronized to the rising edge of the clock signal.

**SOLUTION.** The circuit shown in Example 24 includes two 8-bit registers and a 2:1 MUX. This is an example of a bus-based data transfer in the

output of the MUX that is connected to the inputs of the two registers. Each of the two registers has its own independent load control input. The solution to Example 24 is shown in Listing 10.1. And as we have grown to expect, there are a couple of things worth noting about this solution.

- There are three concurrent statements in this solution: two behavioral models and one data-flow model.
- There is a separate process for each of the two registers. Although it would have been possible to represent both registers using one process, it would have been somewhat complicated and somewhat hard to understand. The better approach in VHDL is always to break tasks down into their logically separate functions and use the various VHDL modeling techniques as tools to keep the tasks separate and simple. The reality is that the synthesizer becomes your friend if you provide it with simple models. The quantity of VHDL code describing a certain design is immaterial; the complexity of any given model is determined by the most complex piece of code in the model. Simple is always better in VHDL.
- All of the signals shown in the Example 24 have external linkage except for the output of the MUX. The MUX output is connected to the inputs of both registers. The final approach taken in this solution is typical in VHDL: many processes that communicate with each other through shared signals. In this example, there is only one shared signal but this is a fairly simple program. The same inter-process communication model is used in more complicated circuits.
- The model for the 2:1 MUX uses the terminology (others => '0'). This is a short-hand terminology for assigning all of the outputs to '0'. The real nice part about this instruction is that you do not need to know how many 0's you need to write. This is a nice feature in that if the width of the associated bundle were to change, this particular line of code would not need to be modified.

#### Listing 10.2: Solution to Example 24. -- library declaration library IEEE; use IEEE.std logic 1164.all; -- entity entity ckt\_rtl is port (D1\_IN, D2\_IN : in std\_logic\_vector(7 downto 0); CLK, SEL : in std logic; LDA, LDB : in std\_logic; REG A, REG B : out std logic vector (7 downto 0)); end ckt\_rtl; -- architecture architecture rtl\_behavioral of ckt\_rtl is -- intermediate signal declaration signal s\_mux\_result : std\_logic\_vector(7 downto 0); ra: process(CLK) -- process begin if (rising\_edge(CLK)) then if (LDA = '1') then REG\_A <= s\_mux\_result;</pre> end if; end if: end process; rb: process (CLK) -- process begin if (rising\_edge(CLK)) then if (LDB = '1') then REG\_B <= s\_mux\_result;</pre> end if: end if; end process; with SEL select s\_mux\_result <= D1\_IN when '1', D2\_IN when '0', (others => '0') when others;

EXAMPLE 25. Use VHDL structural modeling to design the circuit D1\_IN\_8 REG\_A shown on the right. Consider both D2\_IN\_8 REG\_B REG\_B chronized to the rising edge of the clock signal.

end rtl behavioral;

**SOLUTION.** The solution to Example 25 is shown in Listing 10.3. There is not too much interesting to note here. This is a more realistic example of a structural model compared to the example presented in the section on

structural modeling. There are only a few new and wonderful things to note about this solution.

- The very important thing to note about the solution in Listing 10.3 is to not be intimidated by the sheer quantity of code listed. The code is well structured; if you are able to recognize this structure, you will be more apt to understand the solution. And better yet, you will be more on your way to being able to write your own amazing chunks of VHDL code.
- The VHDL source code shown in Listing 10.3 is nicely formatted. In particular, the code is nicely indented. Properly indented code is highly desirable in that it nicely presents information based on the indentation. No surprise here but properly formatted code is easier to understand. Better yet, good looking code leads people who may or may not know otherwise into thinking your code is actually as good as it looks. In this busy world of ours, a quick glance is just about all the time people (bosses and teachers) have to dedicate to perusing your VHDL source code.

Listing 10.3: Solution to Example 25 using a structural modeling approach.

```
entity mux2t1 is
                                                         --- ENTITY
  port ( A,B : in std_logic_vector(7 downto 0);
            SEL : in std_logic;
         M_OUT : out std_logic_vector(7 downto 0));
end mux2t1;
                                                        --- ARCHITECTURE
architecture my_mux of mux2t1 is
begin
   with SEL select
   M OUT <= A when '1',
            B when '0', (others => '0') when others;
end my_mux;
entity reg8 is
                                                         --- ENTITY
   Port ( REG_IN : in std_logic_vector(7 downto 0);
    LD,CLK : in std_logic;
    REG_OUT : out std_logic_vector(7 downto 0));
end reg8;
architecture reg8 of reg8 is
                                                       --- ARCHITECTURE
begin
  reg: process(CLK)
   begin
      if (rising_edge(CLK)) then
         if (LD = '1') then
            REG_OUT <= REG_IN;</pre>
         end if;
      end if;
   end process;
end reg8;
entity ckt rtl is
                                                          --- ENTITY
  port (D1_IN,D2_IN : in std_logic_vector(7 downto 0);
             CLK, SEL : in std_logic;
              LDA, LDB : in std_logic;
         REG_A, REG_B : out std_logic_vector(7 downto 0));
end ckt_rtl;
architecture rtl_structural of ckt_rtl is
                                                        --- ARCHITECTURE
   -- component declaration
   component mux2t1
      port ( A,B : in std_logic_vector(7 downto 0);
              SEL : in std_logic;
            M_OUT : out std logic vector (7 downto 0));
   end component;
   component reg8
       Port ( REG_IN : in std_logic_vector(7 downto 0);
                LD, CLK : in std_logic;
               REG_OUT : out std_logic_vector(7 downto 0));
   end component;
   -- intermediate signal declaration
   signal s_mux_result : std_logic_vector(7 downto 0);
begin
  ra: reg8
   port map ( REG_IN => s_mux_result,
                   LD => LDA,
                  CLK => CLK,
              REG_OUT => REG_A );
   rb: req8
   port map ( REG_IN => s_mux_result,
                   LD => LDB,
                  CLK => CLK,
              REG_OUT => REG_B );
   m1: mux2t1
                A \Rightarrow D1_IN,
   port map (
                B \Rightarrow D2_IN,
               SEL => SEL,
             M_OUT => s_mux_result);
end rtl_structural;
```

#### 10.1 Important Points

- VHDL can be used to easily implement circuits at the register transfer level. The corresponding VHDL models can be implemented in either structural or full behavioral format.
- RTL level VHDL models should strive for simplicity in their designs. If the behavioral models in the RTL design become complicated, the chances that your circuit works correctly greatly diminish due to the synthesis of the complicated circuit.

#### 10.2 Exercises: Register Transfer Level Circuits

**EXERCISE 1.** Provide a VHDL model that can be used to implement the following circuit.



**EXERCISE 2.** Provide a VHDL model that can be used to implement the following circuit.



**EXERCISE 3.** Provide a VHDL model that can be used to implement the following circuit.



**EXERCISE 4.** Provide a VHDL  $_{LDB-}$  model that can be used to implement the following circuit.



**EXERCISE 5.** Provide a VHDL model that can be used to implement the following circuit.



**EXERCISE 6.** Provide a VHDL model that can be used to implement the following circuit.



## **Data Objects**

Many of the concepts presented so far have been implicitly presented in the context of example problems. In this way, you have probably been able to generate quality VHDL code but were constrained to use the VHDL style presented in these examples. In this section, we will present some of the underlying details and theories that surround VHDL as a backdoor approach for presenting tools that will allow you to use VHDL for describing the behavior of more complex digital circuits.

In order to move into more sophisticated VHDL, a good place to start is with the definition of VHDL objects (e.g. data types). An object is an item in VHDL that has both a name (associated identifier) and a specific type. There are four types of objects and many different data types in VHDL. Up to this point, we have only used signal data objects and std\_logic data types. Two new data objects and several new data types are introduced and discussed in this section.

## 11.1 Types of Data Objects

There are four types of data objects in VHDL: signals, variables, constants and files. One of the purposes of this section is to present some background information regarding variables which will be used later in this tutorial. The idea of constants will also be briefly mentioned since they are generally straightforward to understand and use once the concepts of signals and variables are understood. File data objects, exclusively used in

simulations, are not discussed in this chapter.

Mind that VHDL is a vast language that goes well beyond the VHDL code that is used to program an FPGA or a CPLD. In fact the actual VHDL that can be translated into an FPGA/CPLD bit-stream is called RTL VHDL and represents only a small subset of what is included in the current VHDL standard. The file data objects are an example of a data object that cannot be implemented in a silicon device.

Just as side note, it is interesting to point out that it is also possible to compile VHDL code into an executable file that can be executed, generally for simulation purposes, with any general purpose Intel PC. For more details refer to the open-source work of T. Gingold available at:

http://ghdl.free.fr.

#### 11.2 Data Object Declarations

The first thing to note about data objects is the similarity in their declarations. The forms for the three data objects we will be discussing are listed in Table 11.1. For each of these declarations, the bold-face font is used to indicate VHDL keywords. The form for the signal object should seem familiar since we have used it extensively up to this point.

| VHDL data object | Declaration form                                            |
|------------------|-------------------------------------------------------------|
| Signal           | <pre>signal sig_name : sig_type:=initial_value;</pre>       |
| Variable         | <pre>variable var_name : var_type:=initial_value;</pre>     |
| Constant         | <pre>constant const_name : const_type:=initial_value;</pre> |

**Table 11.1:** Data object declaration forms.

Note that each of the data objects can optionally be assigned initial values. Signal declarations do not usually include initial values as opposed to constants which generally do.

Initial values for signals are in fact not implementable on silicon by the synthesizing tools but are taken into consideration by VHDL simulation tools. Example declarations for these three flavors of data objects are provided in Table 11.2. These examples include several new data types which will be discussed in the next section.

| Data object | Declaration form                                                   |  |  |  |
|-------------|--------------------------------------------------------------------|--|--|--|
| Signal      | <pre>signal sig_var1 : std_logic := '0';</pre>                     |  |  |  |
|             | <pre>signal tmp_bus : std_logic_vector(3 downto 0):="0011";</pre>  |  |  |  |
|             | <pre>signal tmp_int : integer range -128 to 127 := 0;</pre>        |  |  |  |
|             | <pre>signal my_int : integer;</pre>                                |  |  |  |
| Variable    | <pre>variable my_var1, my_var2 : std_logic;</pre>                  |  |  |  |
|             | <pre>variable index_a : integer range (0 to 255) := 0;</pre>       |  |  |  |
|             | <pre>variable index_b : integer := -34;</pre>                      |  |  |  |
| Constant    | <pre>constant sel_val : std_logic_vector(2 downto 0):="001";</pre> |  |  |  |
|             | <pre>constant max_cnt : integer := 12;</pre>                       |  |  |  |

**Table 11.2:** Example declarations for signal, variable and constant data objects.

## 11.3 Variables and Assignment Operator ":="

Although variables are similar to signals, variables are not as functional for the several reasons mentioned in this section. Variables can only be declared and used inside of processes, functions and procedures (functions and procedures will not be discussed here). Implied in this statement is the sequential nature of variable assignment statements in that all statements appearing in the body of a process are sequential. One of the early mistakes made by VHDL programmers is attempting to use variables outside of processes.

The signal assignment operator, <=, was used to transfer the value of one signal to another while dealing with signal data objects. When working with variables, the assignment operator := is used to transfer the value of one variable data object to another. As you can see from Table 11.2, the assignment operator is overloaded which allows it to be used to assign initial values to the three listed forms of data objects.

## 11.4 Signals vs. Variables

The use of signals and variables can be somewhat confusing because of their similarities. Generally speaking, a signal can be thought of as representing a wire or some type of physical connection in a design. Signals thus represent a means to interface VHDL modules which include connections to the outside world. In terms of circuit simulation, signals can be scheduled to take on multiple values at specific times in the simulation. The specifics of

simulating circuits using VHDL are not covered here so the last statement may not carry much meaning to you. The important difference here is that events can be scheduled for signals while for variables, they cannot. The assignment of variables is considered to happen immediately and cannot have a list of scheduled events.

With relatively simple circuits, signal objects are generally sufficient. As your digital designs become more complex, there is a greater chance that you will need more control of your models than signals alone can provide. The main characteristic of signals that leave them somewhat limited in complex designs is when and how they are scheduled. More specifically, assignments made to signals inside a process are actually only scheduled when the same process is completed. The actual assignment is not made until after the process terminates. This is why multiple signal assignments can be made to the same signal during the execution of a process without generating any type of synthesis error. In the case of multiple signal assignments inside the process, only the most recent assignment to the signal during process execution is assigned. The important thing here is that the signal assignment is not made until after the process terminates. The potential problem that you might face is that the new result (the new value assigned to the signal) is not available to use inside the process.

Variable assignment within processes is different. When a variable is assigned a value inside of a process, the assignment is immediate and the newly assigned value can be used immediately inside of the process. In other words, the variable assignment is not scheduled as it was for the signal. This is a giant difference and has very important ramifications in both the circuit simulation and synthesis realm.

Variables cannot always be modeled as wires in a circuit. They also have no concept of memory since they cannot store events. With all this in mind, you may wonder what is the appropriate place to use variables. The answer is variables should only be used as iteration counters in loops or as temporary values when executing an algorithm that performs some type of calculation. It is possible to use variables outside of these areas, but it should be avoided.

Even though instructions inside a process are executed consecutively, this should not fool you in thinking that a process environment is similar to a segment of C code. Remember that while lines of C code require some tens of clock cycles each to be executed, VHDL instructions require very little time to be executed, less than one clock cycle. The price to pay for this enormously fast execution time is that any signal assignment inside a process only takes place at the end of the process. It is therefore advisable that your processes are short and simple.

#### 11.5 Standard Data Types

Not only does VHDL have many defined data types but VHDL also allows you to define your own types. Here however we will only deal with few of the most widely used types. Among the most popular VHDL data type we would like to mention the following data types:

bit: It is a two-value enumerated type. Replaced by the std\_logic type. bit\_vector: Replaced by the more powerful std\_logic\_vector type. boolean: As expected, it is a two-value enumerated type.

boolean vector: It is the vector form of a boolean type.

integer: Refer to the Integer Types section.

natural: It is a subtype of integer because it is a non-negative integer.

positive: It is a subtype of integer because it is a positive integer.

integer\_vector: It is the vector form of an integer type.

character: A 256-symbol enumerated type.

string: It is the vector form of a character type.

In the following sections, a few more popular and useful types are introduced.

## 11.6 User-Defined Types

VHDL allows you to define your own data type. A typical example of a custom integer type is:

```
type my_type is range 0 to 100;
constant my_const : my_type := 31;
```

Obviously it is possible to define more complex data structures. For instance it is a common practice to use a custom data type when you want to implement a ROM (read-only memory) in VHDL.

## 11.7 Commonly Used Types

The types already introduced in previous chapters as well as two new types are listed in Table 11.3. The std\_logic and std\_logic\_vector types have been extensively used so far. These types are more complex than has been previously stated and will be discussed further in this chapter. The enumerated type was used during the previous discussion of finite state machines. The integer type was cryptically mentioned before but it will be discussed further along with the boolean type in this chapter.

| Туре              | Example                                                | Usage        |
|-------------------|--------------------------------------------------------|--------------|
| std_logic         | <pre>signal my_sig : std_logic;</pre>                  | all examples |
| std_logic_vectors | <pre>signal busA : std_logic_vector(3 downto 0);</pre> | all examples |
| enumerated        | <pre>type state_type is (ST0,ST1,ST2,ST3);</pre>       | Example 18   |
| boolean           | <pre>variable my_test : boolean := false;</pre>        | None         |
| integer           | <pre>signal iter_cnt : integer := 0;</pre>             | Example 26   |

**Table 11.3:** Some popular data types already introduced in previous chapters.

## 11.8 Integer Types

The use of integer types aids in the design of algorithmic-type VHDL code. This type of coding allows VHDL to describe the behaviour of complex digital circuits. As you progress in your digital studies, you will soon find yourself in need of more complex descriptive VHDL tools. Data types such as integers partially fill that desire. This section briefly looks at integer types as well as the definition of user-specified integer types.

The range of the integer type is (-2,147,483,648 to 2,147,483,647). These numbers should seem familiar since they represent the standard 32-bit range for a signed number: from  $-(2^{31})$  to  $+(2^{31}-1)$ . Other types similar to integers include natural and positive types. These types are basically integers with shifted ranges. For example, the natural and positive types range from 0 and 1 to the full 31-bit range, respectively. Examples of integer declarations are shown in the following listing.

```
-- integer declarations
signal my_int : integer range 0 to 255 := 0;
variable max_range : integer := 255;
constant start_addr : integer := 512;
```

Although it could be possible to use only basic integer declarations in your code, as we have seen before, VHDL allows you to define your own data types with their own personalized range constraints. These special types should be used wherever possible to make your code more readable. The custom integer-type definition uses the type range construct and the to or the downto keywords for the definition. Some examples of integer-type declarations are provided in the following listing.

```
-- integer type declarations
type scores is range 0 to 100;
type years is range -3000 to 3000;
type apples is range 0 to 15;
type oranges is range 0 to 15;
```

Although each of the types listed in the previous listing are basically integers, they are still considered different types and cannot be assigned to each other. In addition to this, any worthy VHDL synthesizer will do range checks on your integer types. In the context of the definitions previously presented, each of the statements in the following listing is illegal.

```
-- Illegal assignment statements
signal my_score : scores := 100;
signal my_apple : apples := 0;
signal my_orange : oranges := 0;

my_apple <= my_orange; -- different types
my_orange <= 24; -- out of range
my_score <= 110; -- out of range
```

#### 11.9 signed and unsigned Types

signed and unsigned data types are available once you declare the standard IEEE ieee.numeric\_std package. Mind that these two data types are also defined in the non-standard std\_logic\_arith package. The use of non-standard libraries is however highly discouraged.

A signed value ranges from  $-2^{N-1}$  to  $2^{N-1}-1$  and an unsigned value ranges from 0 to  $2^N-1$  where N is the number of bits.

signed and unsigned types can be conveniently used for internal variables as well as for entity ports. Additionally the ieee.numeric\_signed library and the ieee.numeric\_unsigned library offer arithmetic and type conversion for both types.

signed and unsigned types, in a way, look like std\_logic\_vector types, especially in how they are declared and so the question that you might have is:

```
Why would I need to use a signed or unsigned type in place of a std_logic_vector type?
```

The answer to this question is in Listing 11.1, specifically in line 17 and in line 18. The std\_logic\_vector type should not be used to define a numerically meaningful<sup>1</sup> signal or variable. The std\_logic\_vector type should be only employed for defining "bags of bits".

The use of signed/unsigned types is desirable any time your bags of bits (signals, variables or constants) stop being "bags" and become numbers of type signed, unsigned or even integers.

 $<sup>^1\</sup>mathrm{Numerically}$  meaningful signal: a signal that looks and behaves like a number.

Listing 11.1: Use of unsigned types in your code.

```
1 -- library declaration
2 library IEEE;
      use IEEE.std_logic_1164.all; -- defines std_logic_vector type
3
4
      use IEEE.numeric std.all: -- defines signed and unsigned types
5 -- entity
6 entity double_sum is
7
      Port (
8
          in1
                    : in std_logic_vector (7 downto 0);
                    : in std_logic_vector (7 downto 0);
Q
          in2
                : out std_logic_vector (7 downto 0));
10
          unsig_in : in unsigned(7 downto 0);
11
          unsig_out : out unsigned(7 downto 0));
12
      end double_sum;
13
14 -- architecture
15 architecture arch of sum is
16
     begin
          out1 <= in1 + 1; -- ILLEGAL OPERATION, 1 is an integer
17
          out1 <= in1 + in2; -- ILLEGAL OPERATION, addition is not defined
18
          unsig_out <= unsig_in + 1;</pre>
19
          unsig_out <= unsigned(in1) + 1;
                                                      -- legal operation
                                                      -- legal operation
          out1 <= std logic vector(unsigned(in1) + 1); -- legal operation
21
      end arch;
22
```

As final note, we should mention that the inclusion of the non-standard std\_logic\_arith library could have given us the possibility of doing out1 <= in1 + 1; in line 17 of Listing 11.1, making things much simpler. However, once again, the use of non-standard library is highly discouraged.

## 11.10 std\_logic Types

For the representation of digital signals so far in this book, we have used the std\_logic type. However, one of the data types, similar to std\_logic, neither used nor endorsed in this book is the bit type. This type can take on only the values of '1' or '0'. While this set of values seems appropriate for designing digital circuits, it is actually somewhat limited. Due to its versatility and a more complete range of possible values, the std\_logic type is preferred over bit types. The std\_logic type is defined in the VHDL package ieee.std\_logic\_1164 and provides a common standard that can be used by all VHDL programmers.

The std\_logic type is officially defined as an enumerated type. Two of the possible enumerations of course include '1' and '0'. The actual definition is shown in the Listing 11.2. The std\_logic type is a resolved version of the std\_ulogic type. Resolved means that unlike for

std\_ulogic types, when you use std\_logic type signals, you can assign multiple drivers to the same signal without having the compiler complain about it.

```
type std_logic is ('U', -- uninitialised
    'X', -- forcing unknown
    '0', -- forcing 0
    '1', -- forcing 1
    'Z', -- forcing 1
    'Z', -- weak unknown
    'L', -- weak 0
    'H', -- weak 1
    '-' -- unspecified (do not care)
);
```

The std\_logic type uses the VHDL character type in its definition. Although there are nine values in the definition shown in Listing 11.2, this book only deals with '0', '1', 'Z' and '-'. The 'Z' is generally used when dealing with bus structures. This allows a signal or set of signals (a bus) to have the possibility of being driven by multiple sources without the need to generate resolution functions. When a signal is driven to its high-impedance state, the signal is not driven from that source and is effectively removed from the circuit. Finally, since the characters used in the std\_logic type are part of the definition, they must be used as listed. Mind the use of lower-case letters will generate an error.

EXAMPLE 26. Design a clock divider circuit that reduces the frequency of the input signal by a factor of 64. The circuit has two inputs as shown in the diagram. The div\_en input allows the clk signal to be divided when asserted and the sclk output will exhibit a frequency 1/64 that of the clk signal. When div\_en is not asserted, the sclk output remains low. Frequency division resets when the div\_en signal is reasserted.



Listing 11.3: Solution to Example 26.

2 -- library declaration

1

30

31

32

33 34

35

36

37

38 end my\_clk\_div;

**SOLUTION.** As usual for more complex concepts and circuits, there are a seemingly infinite number of solutions. A solution that uses several of the concepts discussed in this section is presented in Listing 11.3. Some of the more important issues in this solution are listed below.

- The type declaration for my\_count appears in the architecture body before the begin statement.
- A constant is used for the max\_count variable. This allows for quick adjustments in the clock frequency. In this example, this concept is somewhat trivial because the max\_count variable is used only once.
- The variable is declared in the process body before the process begin line.

3 library IEEE; 4 use IEEE.std\_logic\_1164.all; 5 use IEEE.numeric\_std.all; 7 -- entity 8 entity clk\_div is 10 clk : in std\_logic; 11 div\_en : in std\_logic; sclk : out std\_logic); 12 13 end clk\_div; 15 -- architecture 16 architecture my\_clk\_div of clk\_div is type my\_count is range 0 to 100; -- user-defined type 17 constant max\_count : my\_count := 31; -- user-defined constant 18 signal tmp\_sclk : std\_logic; -- intermediate signal 20 21 my\_div: process (clk,div\_en) variable div\_count : my\_count := 0; 22 23 begin 24 if (div\_en = '0') then div\_count := 0; 25 tmp\_sclk <= '0'; 26 27 elsif (rising\_edge(clk)) then -- divider enabled 28

if (div\_count = max\_count) then

div\_count := 0;

end if;

end if;
end process my\_div;

sclk <= tmp\_sclk;</pre>

tmp\_sclk <= not tmp\_sclk; -- toggle output</pre>

div\_count := div\_count + 1; -- count

-- reset count

-- final assignment

The VHDL implementation of frequency divider that takes a certain clock signal and generates a second clock signal of higher or lower frequency is quite common practice in VHDL. Such an implementation is normally done using clock management blocks built in the FPGA fabric specifically for this purpose. Digital Clock Managers (DCM), Mixed Mode Clock Managers (MMCM) or Phase Locked Loops (PLL) are just some examples.

The use of clock management blocks will guarantee your design meets timing requirements or clock phase noise constraints that will make your job a lot easier in the long run. Try to remember this.

#### 11.11 Important Points

- The use of signed/unsigned types is desirable any time your "bags of bits" (signals, variables or constants) stop being "bags" and become numbers of type signed, unsigned or even integers. A typical example is the variable used for a counter for which there is really no reason to use a std\_logic\_vector type for. Refer to line 17, 22 and 33 of Listing 11.3.
- The standard IEEE library numeric\_std is needed when you want to use signed and/or unsigned types. The standard IEEE library numeric\_std is almost always preferred over the non-standard std\_logic\_arith library.
- Any use of the non-standard Synopsys libraries: std\_logic\_signed, std\_logic\_unsigned and std\_logic\_arith is highly discouraged.
- You cannot increment a std\_logic\_vector type signal, you need to first convert it into an unsigned, a signed or an integer:

# **Looping Constructs**

As the circuits you are required to design become more and more complex, you will find yourself searching for more functionality and versatility from VHDL. You will probably find what you are looking for in various looping constructs which are yet another form of VHDL statement. This chapter provides descriptions of several types of looping constructs and some details regarding their use.

There are two types of loops in VHDL: for loops and while loops. The names of these loops should seem familiar from your experience with higher-level computer programming languages. Generally speaking, you can leverage your previous experience with these loop types when describing the behavior of digital circuits. The comforting part is that since these two types of loops are both sequential statements, they can only appear inside processes. You will also be able to apply to the circuits you will be describing using VHDL the algorithmic thinking and designing skills you developed in coding with higher-level computer languages. The syntax is slightly different but the basic structured programming concepts are the same.

## 12.1 for and while Loops

The purpose of a loop construct is to allow some coding instructions to happen iteratively (over and over again). These two types of loops of course share this functionality. As you probably remember from higherlevel language programming, the syntax of the language is such that you can use either type of loop in any given situation by some modification of the code. The same is true in VHDL. But although you can be clever in the way you design your VHDL code, the best approach is to make the code readable and understandable. Keeping this concept in mind lets us see the functional differences between for and while loops. This basic difference can be best highlighted by examining the code provided in Listing 12.1.

```
Listing 12.1: The basic structure of the for and while loops.

-- for loop | -- while loop | my_label: for index in a_range loop | my_label: while (condition) loop sequential statements... | sequential statements... end loop my_label; | end loop my_label;
```

The major difference between these two loops lies in the number of iterations the loops will perform. This difference can be classified as under what conditions the circuit will terminate its iterations. If you know the number of iterations the loop requires, you should use a for loop. As you will see in the examples that follow, the for loop allows you to explicitly state the number of iterations that the loop performs.

The while loop should be used when you do not know the number of iterations the loop needs to perform. In this case, the loop stops iterating when the terms stated in the condition clause are not met. Using these loops in this manner constitutes a good programming practice. The loop labels are listed in italics to indicate that they are optional. These labels should be always used to clarify the associated VHDL code. Use of loop labels is an especially good idea when nested loops are used and when loop control statements are applied.

#### 12.1.1 for Loops

The basic form of the for loop was shown in Listing 12.1. This loop uses some type of index value to iterate through a range of discrete values. There are two options that can be applied as to the range of discrete values:

1) the range can be specified in the for loop statement or 2) the loop can use a previously declared range. Hereafter you find an example.

The index variable used in the for loop contains some strange qualities which are listed below. Although your VHDL synthesizer should be able to flag these errors, you should still keep these in mind when you use a for loop and you will save yourself a bunch of debugging time. Also note that the loop body has been indented to make the code more readable. Enhanced readability of the code is always a good thing.

- The index variable does not need to be declared, it is in fact done implicitly.
- Assignments cannot be made to the index variable. The index variable can, however, be used in calculations within the loop body.
- The index variable can only step through the loop in increments of one.
- The identifier used for the index variable can be the same as another variable or signal; no name collisions will occur. The index variable will effectively hide identifiers with the same name inside the body of the loop. Using the same identifier for two different values constitutes bad programming practice and should be avoided.
- The specified range for the index (when specified outside of the loop declaration) can be of any enumerated type.

And lastly, as shown in the previous listing, for loops can also be implemented using the downto option. This option makes more sense when the range is specified in the for loop declaration.

#### 12.1.2 while Loops

while loops are somewhat simpler than for loops due to the fact that they do not contain an index variable. The major difference between the for and while loops is that the for loop declaration contains a built-in loop termination criteria. The first thing you should remember about while loops is that the associated code should contain some way of exiting the loop. Examples of while loops are shown in the following listing. Needless to say that the VHDL code appearing in the next listing on the right should have been made with a for loop instead of a while loop because the number of iterations is actually known.

```
constant max_fib : integer := 2000;
variable fib_sum : integer := 1;
variable tmp_sum : integer := 0;
while (fib_sum < max_fib) loop
  fib_sum := fib_sum + tmp_sum;
  tmp_sum := fib_sum;
end loop;
--
constant max_num : integer := 10;
variable tmp_sum : integer := 0;
variable int_cnt : integer := 0;
while (fib_sum < max_fib) loop
  fib_sum := fib_sum + tmp_sum;
  tmp_sum := fib_sum + tmp_sum;
  int_cnt := int_cnt + 1;
end loop;
```

#### 12.1.3 Loop Control: next and exit Statements

Similarly to higher-level computer languages, VHDL provides some extra loop control options. These options include the next statement and the exit statement. These statements are similar to their counterparts in higher-level languages in the control they can exert over loops. These two loop-control constructs are available for use in either the for or the while loop.

#### next Statement

The next statement allows for the loop to bypass the remaining statements within the body of the loop and start immediately at the next iteration. In for loops, the index variable is incremented automatically before the start of the upcoming iteration. In while loops, it is up to the programmer to ensure that the loop operates properly when the next statement is used. There are two forms of the next statement and both forms are shown in the next listing. These are two examples that use the next statement

and do not necessarily represent a good programming practice nor really contain meaningful code.

```
variable my_sum : integer := 0;
                                     while (my_sum < 300) loop
                                       next when (my_sum = 20);
                                        my_sum := my_sum + 1;
                                     end loop;
                                     -- Required signals:
variable my_sum : integer := 0;
                                                   in std_logic_vector
for cnt_val in 0 to 50 loop
                                         (1 downto 0);
  if (my_sum = 20) then
                                     -- A, B, C, D: in std_logic;
     next;
                                     -- MUX_OUT: out std_logic;
  end if;
  my_sum := my_sum + 1;
end loop;
                                     process (SEL, A, B, C, D)
                                     begin
                                        case SEL is
                                           when "00" => MUX_OUT <= A;
                                           when "01" => MUX_OUT <= B;
                                           when "10" => MUX_OUT <= C;
                                           when "11" => MUX_OUT <= D;
                                           when others => MUX_OUT <= (
                                               others => '0');
                                        end case;
                                     end process;
```

#### exit Statement

The exit statement allows for the immediate termination of the loop and can be used in both for loops and while loops. Once the exit statement is encountered in the flow of the code, control is returned to the statement following the end loop statement associated with the given loop. The exit statement works in nested loops as well. The two forms of the exit statement are similar to the two forms of the next statement. Examples of these forms are provided in the next listing.

# Standard Digital Circuits in VHDL

As you know or as you will be finding out soon, even the most complex digital circuit is composed of a relatively small set of standard digital circuits plus some associated control signals. This list of standard digital circuits is a mixed bag of combinatorial sequential devices such as MUXes, decoders, counters, comparators, registers, etc. The art of digital design using VHDL is centered around the proper selection and interfacing of these devices. The actual creation and testing of these devices is de-emphasized.

The most efficient approach to utilizing standard digital circuits using VHDL is to use existing code for these devices and modify them according to the needs of your particular design. This approach allows you to utilize your current knowledge of VHDL to quickly and efficiently design complex digital circuits. The following listings show a set of standard digital devices and the VHDL code used to describe them. The following circuits are represented in various sizes and widths. Note that the following circuit descriptions represent possible VHDL descriptions but are by no means the only descriptions. They do however provide starting points for you to modify for your own design needs.

## 13.1 RET D Flip-flop - Behavioral Model

```
-- D flip-flop: RET D flip-flop with single output
-- Required signals:
-- CLK,D: in std_logic;
-- Q: out std_logic;
-- process (CLK)
begin
  if (rising_edge(CLK)) then
        Q <= D;
  end if;
end process;
--
```

# 13.2 FET D Flip-flop with Active-low Asynchronous Preset - Behavioral Model

```
-- D flip-flop: FET D flip-flop with asynchronous preset. The
-- preset input takes precedence over the synchronous input.
--
-- Required signals:
-- CLK,D,S: in std_logic;
-- Q: out std_logic;

process (CLK,S)
begin
   if (S = '0') then
        Q <= '1';
   elsif (falling_edge(CLK)) then
        Q <= D;
   end if;
end process;
--
```

#### 13.3 8-Bit Register with Load Enable - Behavioral Model

```
-- Register: 8-bit Register with load enable.

-- Required signals:

-- CLK,LD: in std_logic;

-- D_IN: in std_logic_vector(7 downto 0);

-- D_OUT: out std_logic_vector(7 downto 0);

process (CLK)
begin

if (rising_edge(CLK)) then

if (LD = '1') then -- positive logic for LD

D_OUT <= D_IN;

end if;
end if;
end process;

--
```

## 13.4 Synchronous Up/Down Counter - Behavioral Model

```
1
3 -- Counter: synchronous up/down counter with asynchronous
4 -- reset and synchronous parallel load.
5 .
6 -- library declaration
7 library IEEE;
8 use IEEE.std_logic_1164.all;
9 use IEEE.numeric_std.all;
10
11 entity COUNT_8B is
port ( RESET, CLK, LD, UP : in std_logic;
                       DIN: in std_logic_vector (7 downto 0);
13
                      COUNT : out std_logic_vector (7 downto 0));
14
15 end COUNT_8B;
16 architecture my_count of COUNT_8B is
   signal t_cnt : unsigned(7 downto 0); -- internal counter signal
18 begin
     process (CLK, RESET)
19
     begin
20
21
     if (RESET = '1') then
           t_cnt <= (others => '0'); -- clear
        elsif (rising_edge(CLK)) then
23
          if (LD = '1') then t_cnt <= unsigned(DIN); -- load
24
25
              if (UP = '1') then t_cnt <= t_cnt + 1; -- incr
26
27
              else
                             t_cnt <= t_cnt - 1; -- decr
28
              end if;
           end if;
29
       end if;
30
   end process;
COUNT <= std_logic_vector(t_cnt);</pre>
33 end my_count;
34 --
```

Refer to Appendix C for a comprehensive list of type conversion functions

like the ones in line 24 and line 32 of the code above.

# 13.5 Shift Register with Synchronous Parallel Load - Behavioral Model

```
-- Shift Register: unidirectional shift register with synchronous
-- parallel load.
-- Required signals:
-- CLK, D_IN: in std_logic; -- P_LOAD: in std_logic;
-- P_LOAD:
-- P_LOAD_DATA: in std_logic_vector(7 downto 0);
-- D_OUT: out std_logic;
-- Required intermediate signals:
signal REG_TMP: std_logic_vector(7 downto 0);
process (CLK)
begin
   if (rising_edge(CLK)) then
      if (P_LOAD = '1') then
         REG_TMP <= P_LOAD_DATA;</pre>
         REG_TMP <= REG_TMP (6 downto 0) & D_IN;</pre>
      end if;
   end if;
   D_OUT <= REG_TMP(7);</pre>
end process;
```

#### 13.6 8-Bit Comparator - Behavioral Model

```
-- Comparator: Implemented as a behavioral model. The outputs
-- include equals, less than and greater than status.
-- Required signals:
-- CLK: in std_logic;
-- A_IN, B_IN: in std_logic_vector(7 downto 0);
-- ALB, AGB, AEB: out std_logic
process (CLK)
begin
   if ( A_IN < B_IN ) then ALB <= '1';
   else ALB <= '0';
   end if;
   if ( A_IN > B_IN ) then AGB <= '1';
   else AGB <= '0';
   end if;
  if ( A_IN = B_IN ) then AEB <= '1';
   else AEB <= '0';
  end if:
end process;
```

#### 13.7 BCD to 7-Segment Decoder - Data-Flow Model

```
-- BCD to 7-Segment Decoder: Implemented as combinatorial circuit.
-- Outputs are active low; Hex outputs are included. The SSEG format
-- is ABCDEFG (segA, segB etc.)
-- Required signals:
-- BCD_IN: in std_logic_vector(3 downto 0);
-- SSEG: out std_logic_vector(6 downto 0);
with BCD_IN select
  SSEG <= "0000001" when "0000",
           "1001111" when "0001",
           "0010010" when "0010",
           "0000110" when "0011",
           "1001100" when "0100",
           "0100100" when "0101",
           "0100000" when "0110",
           "0001111" when "0111",
           "00000000" when "1000",
           "0000100" when "1001",
                                   __ 9
           "0001000" when "1010",
                                   -- A
           "1100000" when "1011",
           "0110001" when "1100",
                                   -- C
           "1000010" when "1101",
           "0110000" when "1110",
                                    -- E
           "0111000" when "1111",
                                    -- F
           "1111111" when others;
                                    -- turn off all LEDs
```

## 13.8 4:1 Multiplexer - Behavioral Model

```
-- A 4:1 multiplexer implemented as behavioral model using case
-- statement.
-- Required signals:
              in std_logic_vector(1 downto 0);
-- A, B, C, D: in std_logic;
-- MUX_OUT: out std_logic;
process (SEL, A, B, C, D)
begin
   case SEL is
     when "00" => MUX OUT <= A;
      when "01" => MUX_OUT <= B;
      when "10" => MUX_OUT <= C;
     when "11" => MUX_OUT <= D;
     when others => (others => '0');
   end case;
end process;
```

# 13.9 4:1 Multiplexer - Data-Flow Model

### 13.10 Decoder



# **VHDL** Reserved Words

Table A.1 provides a complete list of VHDL reserved words.

| abs           | downto   | library | postponed | srl        |
|---------------|----------|---------|-----------|------------|
| access        | else     | linkage | procedure | subtype    |
| after         | elsif    | literal | process   | then       |
| alias         | end      | loop    | pure      | to         |
| all           | entity   | map     | range     | transport  |
| and           | exit     | mod     | record    | type       |
| architecture  | file     | nand    | register  | unaffected |
| array         | for      | new     | reject    | units      |
| assert        | function | next    | rem       | until      |
| attribute     | generate | nor     | report    | use        |
| begin         | generic  | not     | return    | variable   |
| block         | group    | null    | rol       | wait       |
| body          | guarded  | of      | ror       | when       |
| buffer        | if       | on      | select    | while      |
| bus           | impure   | open    | severity  | with       |
| case          | in       | or      | signal    | xnor       |
| component     | inertial | others  | shared    | xor        |
| configuration | inout    | out     | sla       |            |
| constant      | is       | package | sll       |            |
| disconnect    | label    | port    | sra       |            |

**Table A.1:** A complete list of VHDL reserved words.

# Standard VHDL Packages

After years of development by the US Department of Defense, in February 1986 all VHDL rights were transferred to the Institute of Electrical and Electronics Engineers (IEEE) which since then has carried on the process of standardization of the language.

After several language standardization steps that took place in 1987, 1993, 2000, 2002, and 2008, VHDL now includes a large set of packages that, once included in your code, give you the possibility of using several mathematical constants, numerical functions, overloaded operators, type conversion functions, enhanced signal types and much more.

The main VHDL language library packages that you will probably need to use in your career as an engineer can be included in your code via the following statements:

```
library IEEE;
-- essential IEEE libraries
use IEEE.std_logic_1164.all;
use IEEE.numeric_std.all;
-- more IEEE libraries
use IEEE.numeric_signed.all;
use IEEE.numeric_unsigned.all;
use IEEE.numeric_bit.all;
use IEEE.math_real.all;
use IEEE.math_complex.all;
```

For instance, the inclusion of the package std\_logic\_1164 in your code, will give you the ability to use the several data types like the std\_logic

or the std\_logic\_vector. The following listing shows a simple coding example of some of the many advantages of using these libraries.

Listing B.1: Example of operators and types available with some IEEE packages. - typical packages declaration library IEEE; use ieee.std\_logic\_1164.all; use ieee.numeric std.all; -- entity entity my\_blk is port ( IN1, IN2 : in std\_logic; CLK, CLR : in std\_logic; OUT1 : out std\_logic); end my\_blk; -- architecture architecture arch of my\_blk is signal A,B: unsigned (7 downto 0); -- note how for internal signals the signal Y1: unsigned (7 downto 0); --unsigned and integer types replaced signal Y2: unsigned(8 downto 0); -- the simpler std\_logic\_vector signal X : integer range 0 to 255; begin sync\_proc: process(CLK,CLR) begin if CLR = '1' then OUT1 <= '0'; elsif rising\_edge(CLK) then --std\_logic\_1164 gives rising\_edge() Y1 <= A + B + unsigned("0" & IN1); --numeric\_std defines addition --for unsigned types. Y2<= resize(A, Y2'length) + B + ("0" & IN1); X <= to\_integer(A); --numeric\_std gives to\_integer()</pre> OUT1 <= IN1 AND IN2; end if: end process sync\_proc; end arch;

As it becomes clear from the previous listing, the inclusion of the main standard libraries allows you to write very powerful VHDL code. A quite useful cheat-sheet about VHDL standard libraries and what they can offer is available from here:

```
http://www.vhdl.org/rassp/vhdl/guidelines/vhdlqrc.pdf
http://www.vhdl.org/rassp/vhdl/guidelines/1164qrc.pdf
```

The IEEE standardized libraries heavily enhance the VHDL language capability giving you a long list of functions that you can freely use in your VHDL source code. A list of these libraries cannot be included here for copyright reasons but all IEEE libraries source code is freely available to you from the following link:

http://standards.ieee.org/downloads/1076/1076.2-1996/

Alternatively, the same VHDL libraries can be browsed and downloaded from the GHDL website:

```
http://ghdl.free.fr
```

Finally, the software development tool (e.g. Xilinx Vivado) that you use for the synthesis of your VHDL code will include these libraries. A quick look at the source code will give you a pretty good idea of what is available to you and how to use it. For instance, a quick look at the math\_real.vhdl library, available from:

```
http://standards.ieee.org
```

will show you that the constant of type real MATH\_PI = 3.1415926 is available to you as soon as you include the

```
use IEEE.math_real.all;
```

line. The square root function SQRT () is just another example.

#### **B.1 IEEE Standard Libraries**

In VHDL, basic arithmetics is defined for the integer data type and for the natural data type. In order to have more control during synthesis over the various data formats, other libraries were developed and included into the IEEE standard.

The library numeric\_std extended the standard VHDL by adding the signed and the unsigned data types as well as the arithmetics for them. These libraries are IEEE standard packages and their behaviour is governed by the standard, therefore assuring compatibility. In this book, we highly recommend the use of the numeric\_std library over the Synopsys std\_logic\_arith library.

As a natural consequence, we recommend using the types unsigned, signed and integer instead of the simpler std\_logic\_vector type for the many needs you might have. Refer to Listing B.1 for en example of the wise use of the type unsigned or the type integer over the type std\_logic\_vector.

#### **B.2 Non-standard Libraries**

If you often use google for learning purposes, you will soon discover that the use of the non-standard library:

```
library ieee;
ieee.std_logic_arith.all;
is amazingly common among VHDL programmers.
```

The std\_logic\_arith library, as well as the std\_logic\_unsigned and the std\_logic\_signed libraries, were written and packaged by Synopsys to provide extended VHDL programming functionalities. Using these libraries eliminates the need for data conversion and, for instance, it allows you to write:

```
a_logic_vector <= a_logic_vector + 1;</pre>
```

Despite the great advantage that these non-standard libraries seem to give you, their use is not considered a good practice. Because of compatibility issues during synthesis, we strongly discourage the use of these libraries.



## **Exercise Solutions**

This section presents the solutions to all problems presented throughout this book.

### **Exercise Solutions for Chapter 3**

- A bundle refers to a group of signals that are related to each other.
   A bundle is sometimes called a bus, but the use of the word bundle is preferred since it avoids possible confusions.
- 2. In a black-box diagram a bundle is often shown as a wire with a slash plus number indicating the number of signals the bundle is made of.
- 3. It is considered good practice to draw a black-box diagram before writing any VHDL code as this helps providing a visual representation of each component. In addition, a good and neat overall system diagram helps eliminating coding confusion, especially for large designs, and further helps with code re-usability.
- 4. The given black-box drawings can be implemented with the following VHDL code.

```
a)

ENTITY sys1 IS

PORT (
    a_in1 : IN STD_LOGIC;
    b_in2 : IN STD_LOGIC;
    clk : IN STD_LOGIC;
    ctrl_int : IN STD_LOGIC;
    out_b : OUT STD_LOGIC);

END sys1;
```

```
b)

ENTITY sys2 IS

PORT (
    input_w : IN STD_LOGIC;
    a_data : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
    b_data : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
    clk : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
    clk : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
    dat_4 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
    dat_5 : OUT STD_LOGIC_VECTOR(2 DOWNTO 0));

END sys2;
```

5. The black-box drawings that represent the given code are shown below.

a)



b)



6. The problems with the given code is: a) Line 4 is missing a semicolon. The semicolon in line 5 should be after of the parenthesis. The correct code is shown here.

```
ENTITY ckt_a IS
    PORT (
        J,K: IN STD_LOGIC;
        CLK: IN STD_LOGIC;
        Q : OUT STD_LOGIC);
END ckt_a;
```

b) Line 5 should have the semicolon after the two parentheses as shown here.

```
ENTITY ckt_b IS
PORT (
          mr_fluffy : IN STD_LOGIC_VECTOR(15 DOWNTO 0);
          mux_ctrl : IN STD_LOGIC_VECTOR(3 DOWNTO 0);
          byte_out : OUT STD_LOGIC_VECTOR(3 DOWNTO 0));
END ckt_b;
```

# Chapter 4

1. a)

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;

ENTITY ckt_a IS
    PORT (
        A,B: IN STD_LOGIC;
        F : OUT STD_LOGIC);

END ckt_a;

ARCHITECTURE ckt_a_arc OF ckt_a IS
BEGIN
    F <= (NOT A AND B) OR A OR (A AND NOT B);
END ckt_a_arc;
```

```
c)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_c IS
   PORT (
       A, B, C, D : IN STD_LOGIC;
        F : OUT STD_LOGIC);
END ckt_c;
ARCHITECTURE ckt_c_arc OF ckt_c IS
    SIGNAL AND1, AND2, AND3 : STD_LOGIC;
    AND1 <= NOT A OR B;
    AND2 <= NOT B OR C OR NOT D:
   AND3 <= NOT A OR D;
   F <= AND1 AND AND2 AND AND3;
END ckt_c_arc;
d)
```

```
d)
LIBRARY IEEE;
USE IEE.STD_LOGIC_1164.ALL;

ENTITY ckt_d IS
    PORT(
        A,B,C,D : IN STD_LOGIC;
        F : OUT STD_LOGIC);

END ckt_d;

ARCHITECTURE ckt_d_arc OF ckt_d IS
    SIGNAL AND1,AND2 : STD_LOGIC;

BEGIN
    AND1 <= A OR B OR NOT C OR NOT D;
    AND2 <= A OR B OR C OR NOT D;
    F <= AND1 AND AND2;

END ckt_d_arc;
```

```
e)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_e IS
    PORT (
       A,B,C : IN STD_LOGIC;
       F
           : OUT STD_LOGIC);
END ckt_e;
ARCHITECTURE ckt_e_arc OF ckt_e IS
   SIGNAL AND1, AND2, AND3, AND4 : STD_LOGIC;
BEGIN
   AND1 <= NOT C OR B OR NOT A;
    AND2 <= C OR B OR NOT A;
   AND3 <= NOT C OR B OR A;
   AND4 <= C OR NOT B OR NOT A;
   F <= AND1 AND AND2 AND AND3 AND AND4;
END ckt_e_arc;
```

```
f)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;

ENTITY ckt_f IS
    PORT(
        A,B,C,D: IN STD_LOGIC;
        F : OUT STD_LOGIC);

END ckt_f;

ARCHITECTURE ckt_f_arc OF ckt_f IS
        SIGNAL OR1,OR2: STD_LOGIC;

BEGIN
    OR1 <= NOT A AND NOT B AND NOT C AND D;
    OR2 <= NOT A AND NOT B AND NOT D;
    F <= OR1 OR OR2;
END ckt_f_arc;</pre>
```

#### 2. a)

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_a IS
    PORT (
         A,B,C,D: IN STD_LOGIC;
F : OUT STD_LOGIC);
END ckt_a;
ARCHITECTURE ckt_a_conditional OF ckt_a IS
BEGIN
          '1' WHEN( A = '0' AND C = '1' AND D = '0') ELSE
'1' WHEN( B = '0' AND C = '1') ELSE
'1' WHEN( B = '1' AND C = '1' AND D = '0') ELSE
          0';
END ckt_a_conditional;
ARCHITECTURE ckt_a_selected OF ckt_a IS
     SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
     ins <= A & B & C & D;
     WITH ins SELECT
               '1' WHEN "0010"|"0110",
               '1' WHEN "0010"|"0011"|"1010"|"1011",
               '1' WHEN "0110" | "1110",
               '0' WHEN OTHERS;
END ckt_a_selected;
```

```
b)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_b IS
   PORT (
        A, B, C, D : IN STD_LOGIC;
        F : OUT STD_LOGIC);
END ckt b:
ARCHITECTURE ckt_b_conditional OF ckt_b IS
BEGIN
        '1' WHEN( ( A = '0' OR B = '1') AND ( B = '1' OR C = '1'
            OR D = '0' ) AND ( A = '0' OR D = '1') ) ELSE
        '0';
END ckt_b_conditional;
ARCHITECTURE ckt_b_selected OF ckt_b IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
BEGIN
    ins <= A & B & C & D;
    WITH ins SELECT
        F <=
        '1' WHEN "0000"|"0001"|"0010"|"0011"|"0100".
        '1' WHEN "0110"|"0111",
        '1' WHEN "1111",
        '0' WHEN OTHERS;
END ckt_b_selected;
```

```
c)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_c IS
    PORT (
       A,B,C,D : IN STD_LOGIC;
       F : OUT STD_LOGIC);
ARCHITECTURE ckt_c_conditional OF ckt_c IS
BEGIN
        '1' WHEN( ( A = '1' OR B = '0' OR C = '0' OR D = '0') AND
            ( A = '1' OR B = '1' OR C = '1' OR D = '0' ) ) ELSE
END ckt_c_conditional;
ARCHITECTURE ckt_c_selected OF ckt_c IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
BEGIN
    ins <= A & B & C & D;
    WITH ins SELECT
            '0' WHEN "0001"|"0011",
            '1' WHEN OTHERS;
END ckt_c_selected;
```

```
d)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_d IS
   PORT (
        A, B, C, D : IN STD_LOGIC;
            : OUT STD_LOGIC);
        F
END ckt_d;
ARCHITECTURE ckt_d_conditional OF ckt_d IS
BEGIN
    F <=
        '1' WHEN( ( A = '0' AND B = '0' AND C = '0' AND D = '1')
            OR ( A = '0' AND B = '0' AND C = '1' AND D = '0' )
            ELSE
        0';
END ckt_d_conditional;
ARCHITECTURE ckt_d_selected OF ckt_d IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
BEGIN
    ins <= A & B & C & D;
    WITH ins SELECT
            '1' WHEN "0001"|"0010",
            '0' WHEN OTHERS;
```

END ckt\_d\_selected;

3.

LIBRARY IEEE; USE IEEE.STD\_LOGIC\_1164.ALL; ENTITY and8 IS PORT ( in0,in1,in2,in3,in4,in5,in6,in7 : IN STD\_LOGIC; out1 : OUT STD LOGIC): END and8; ARCHITECTURE and8\_concurrent OF and8 IS BEGIN out1 <= in0 AND in1 AND in2 AND in3 AND in4 AND in5 AND in6 AND in7; END and8\_concurrent; ARCHITECTURE and8\_conditional OF and8 IS BEGIN out1 <= '1' WHEN (in0 = '1' AND in1 = '1' AND in2 = '1' AND in3 = '1' AND in4 = '1' AND in5 = '1' AND in6 = '1' AND in7 = '1') ELSE 101; END and8\_conditional; ARCHITECTURE and8\_selected OF and8 IS SIGNAL ins : STD\_LOGIC\_VECTOR(0 TO 7); BEGIN ins <= in0 & in1 & in2 & in3 & in4 & in5 & in6 & in7; WITH ins SELECT out.1 <= '1' WHEN "11111111", '0' WHEN OTHERS; END and8\_selected;

```
LIBRARY IEEE;
USE IEEE_STD_LOGIC_1164.ALL;
ENTITY or8 IS
   PORT (
        ins : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
out1 : OUT STD_LOGIC);
        ins
END or8:
ARCHITECTURE or8_concurrent OF or8 IS
   out1 <= ins(1) OR ins(2) OR ins(3) OR ins(4) OR ins(5) OR ins
        (6) OR ins(7);
END or8_concurrent;
ARCHITECTURE or8_conditional OF or8 IS
BEGIN
    out1 <= '1' WHEN (ins(1) = '1' OR ins(2) = '1' OR ins(3) = '1'
         OR ins(4) = '1' OR ins(5) = '1' OR ins(6) = '1' OR ins(7)
         = '1') ELSE
    0';
END or8_conditional;
ARCHITECTURE or8_selected OF or8 IS
    WITH ins SELECT
        out1 <=
            '0' WHEN "00000000".
            '1' WHEN OTHERS;
END or8_selected;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY mux8tol IS
    PORT (
        inputs :
                    IN STD_LOGIC_VECTOR(7 DOWNTO 0);
                    IN STD_LOGIC_VECTOR(2 DOWNTO 0);
        sel
                :
        output :
                   OUT STD LOGIC):
END mux8to1;
ARCHITECTURE mux8to1_conditional OF mux8to1 IS
BEGIN
    output <=
        inputs(0) WHEN (sel = "000") ELSE
        inputs(1) WHEN (sel = "001") ELSE
        inputs(2) WHEN (sel = "010") ELSE
        inputs(3) WHEN (sel = "011") ELSE
        inputs(4) WHEN (sel = "100") ELSE
        inputs(5) WHEN (sel = "101") ELSE
        inputs(6) WHEN (sel = "110") ELSE
        inputs(7) WHEN (sel = "111") ELSE
        0';
END mux8to1_conditional;
ARCHITECTURE mux8to1 selected OF mu8to1 IS
BEGIN
    WITH sel SELECT
        output <=
            inputs(0) WHEN "000",
            inputs(1) WHEN "001",
            inputs(2) WHEN "010",
            inputs (3) WHEN "011",
            inputs (4) WHEN "100",
            inputs(5) WHEN "101", inputs(6) WHEN "110",
            inputs(7) WHEN "111",
             '0' WHEN OTHERS;
END mux8to1_selected;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY dec3to8_ActiveHigh IS
    PORT (
                   IN STD_LOGIC_VECTOR(2 DOWNTO 0);
        inputs :
        outputs: OUT STD_LOGIC_VECTOR(0 TO 7));
END dec3to8_ActiveHigh;
ARCHITECTURE dec3to8_ActiveHigh_conditional OF dec3to8_ActiveHigh
    IS
BEGIN
    outputs <=
        "10000000" WHEN (inputs = "000") ELSE
        "01000000" WHEN (inputs = "001") ELSE
        "00100000" WHEN (inputs = "010") ELSE
        "00010000" WHEN (inputs = "011") ELSE
        "00001000" WHEN (inputs = "100") ELSE
        "00000100" WHEN (inputs = "101") ELSE
        "00000010" WHEN (inputs = "110") ELSE
        "00000001" WHEN (inputs = "111") ELSE
        "00000000";
END dec3to8_ActiveHigh_conditional;
ARCHITECTURE dec3to8 ActiveHigh selected OF dec3to8 ActiveHigh IS
BEGIN
    WITH inputs SELECT
        outputs <=
            "10000000" WHEN "000",
            "01000000" WHEN "001",
            "00100000" WHEN "010",
            "00010000" WHEN "011",
            "00001000" WHEN "100",
            "00000100" WHEN "101",
            "00000010" WHEN "110",
            "00000001" WHEN "111",
            "00000000" WHEN OTHERS;
END dec3to8_ActiveHigh_selected;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY dec3to8_ActiveLow IS
    PORT (
        inputs :
                   IN STD_LOGIC_VECTOR(2 DOWNTO 0);
        outputs: OUT STD_LOGIC_VECTOR(0 TO 7));
END dec3to8_ActiveLow;
ARCHITECTURE dec3to8_ActiveLow_conditional OF dec3to8_ActiveLow IS
BEGIN
    outputs <=
        "01111111" WHEN (inputs = "000") ELSE
        "10111111" WHEN (inputs = "001") ELSE
        "11011111" WHEN (inputs = "010") ELSE
        "11101111" WHEN (inputs = "011") ELSE
        "11110111" WHEN (inputs = "100") ELSE
        "11111011" WHEN (inputs = "101") ELSE
        "11111101" WHEN (inputs = "110") ELSE
        "11111110" WHEN (inputs = "111") ELSE
        "11111111";
END dec3to8_ActiveLow_conditional;
ARCHITECTURE dec3to8_ActiveLow_selected OF dec3to8_ActiveLow IS
BEGIN
    WITH inputs SELECT
        outputs <=
            "01111111" WHEN "000",
            "10111111" WHEN "001",
            "11011111" WHEN "010",
            "11101111" WHEN "011",
            "11110111" WHEN "100",
            "11111011" WHEN "101",
            "11111101" WHEN "110",
            "11111110" WHEN "111",
            "11111111" WHEN OTHERS;
END dec3to8_ActiveLow_selected;
```

# Chapter 5

1. a)

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_a IS
    PORT (
              IN STD_LOGIC;
       A,B :
       F : OUT STD_LOGIC);
END ckt_a;
ARCHITECTURE ckt_a_case OF ckt_a IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 1);
BEGIN
    ins <= A & B;
    logic_process: PROCESS(ins)
    BEGIN
        CASE (ins) IS
            WHEN "01" =>
              F <= '1';
            WHEN "10" =>
              F <= '1';
```

```
WHEN "11" =>
             F <= '1';
           WHEN OTHERS =>
               F <=
                       '0';
        END CASE;
   END PROCESS logic_process;
END ckt_a_case;
ARCHITECTURE ckt_a_if OF ckt_a IS
    logic_process: PROCESS(A,B)
    BEGIN
       IF (A = '0' AND B = '1') THEN
       F <= '1';
ELSIF (A = '1') THEN
         F <= '1';
        ELSE
          F <= '0';
       END IF;
   END PROCESS logic_process;
END ckt_a_if;
```

```
b)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_b IS
    PORT (
       A, B, C, D : IN STD_LOGIC;
       F : OUT STD_LOGIC);
END ckt_b;
ARCHITECTURE ckt_b_case OF ckt_b IS
   SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
BEGIN
    ins <= A & B & C & D;
    logic_process: PROCESS(ins)
    BEGIN
        CASE (ins) IS
            WHEN "0010" =>
               F <= '1';
            WHEN "0110" =>
               F <= '1';
            WHEN "0011" => F <= '1';
            WHEN "1010" =>
F <= '1';
            WHEN "1011" =>
               F <= '1';
            WHEN "1110" =>
               F <= '1';
            WHEN OTHERS =>
               F <= '0';
       END CASE;
    END PROCESS logic_process;
END ckt_b_case;
ARCHITECTURE ckt_b_if OF ckt_b IS
BEGIN
    logic_process: PROCESS(A,B,C,D)
  IF ( A = '0' AND C = '1' AND D = '1' ) THEN
```

```
F <= '1';
ELSIF ( B = '0' AND C = '1' ) THEN
F <= '1';
ELSIF ( B = '1' AND C = '1' AND D = '0' ) THEN
F <= '1';
ELSE
F <= '0';
END IF;
END PROCESS logic_process;
END ckt_b_if;
```

```
c)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY ckt_c IS
    PORT (
        A,B,C,D : IN STD_LOGIC;
        F : OUT STD_LOGIC);
END ckt_c;
ARCHITECTURE ckt_c_case OF ckt_c IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
BEGIN
    ins <= A & B & C & D;
    logic_process: PROCESS(ins)
    BEGIN
        CASE (ins) IS
            WHEN "0000" =>
               F <= '1';
             WHEN "0001" =>
                F <= '1';
             WHEN "0010" =>
            F <-
WHEN "0011" =>
<= '1';
             WHEN "0100" =>
                F <= '1';
             WHEN "0110" =>
                F <= '1';
             WHEN "0111" =>
                F <= '1';
             WHEN "1111" =>
                F <= '1';
             WHEN OTHERS =>
                F <= '0';
        END CASE;
    END PROCESS logic_process;
END ckt_c_case;
ARCHITECTURE ckt_c_if OF ckt_c IS
BEGIN
    logic_process: PROCESS(A, B, C, D)
    BEGIN
        IF ( ( A = '0' OR B = '1' ) AND ( B = '0' OR C = '1' OR D = '0' ) AND ( A = '0' OR D = '1' ) ) THEN
            F <= '1';
        ELSE
            F <= '0';
        END IF;
    END PROCESS logic_process;
END ckt_c_if;
```

```
d)
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL:
ENTITY ckt_d IS
   PORT (
        A,B,C,D: IN STD_LOGIC;
F : OUT STD_LOGIC);
END ckt_d;
ARCHITECTURE ckt_d_case OF ckt_d IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);
    ins <= A & B & C & D;
    logic_process: PROCESS(ins)
    BEGIN
        CASE (ins) IS
            WHEN "0001" =>
             F <= '0';
            WHEN "0011" =>
               F <= '0';
            WHEN "0100" =>
               F <= '0';
            WHEN "0101" =>
               F <=
                        '0';
            WHEN OTHERS =>
               F <= '1';
        END CASE;
    END PROCESS logic_process;
END ckt_d_case;
ARCHITECTURE ckt_d_if OF ckt_d IS
    logic_process: PROCESS(A, B, C, D)
    BEGIN
        IF ( A = '0' AND B = '0' AND C = '0' AND D = '1' ) THEN
        F <= '0';
ELSIF ( A = '1' AND B = '1' AND C = '1' AND D = '1' ) THEN
          F <= '0';
        ELSIF ( A = '0' AND B = '1' AND C = '0' AND D = '0' ) THEN
           F <= '0';
        ELSIF ( A = '0' AND B = '1' AND C = '0' AND D = '1' ) THEN
           F <= '0';
        ELSE
           F <= '1';
        END IF;
    END PROCESS logic_process;
END ckt_d_if;
```

```
e)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;

ENTITY ckt_e IS
    PORT(
        A,B,C,D: IN STD_LOGIC;
        F : OUT STD_LOGIC);

END ckt_e;

ARCHITECTURE ckt_e_case OF ckt_e IS
    SIGNAL ins : STD_LOGIC_VECTOR(0 TO 3);

BEGIN
```

```
ins <= A & B & C & D;
    logic_process: PROCESS(ins)
    BEGIN
       CASE (ins) IS
            WHEN "0001" =>
F <= '1';
            WHEN "0010" =>
               F <= '1';
            WHEN OTHERS =>
              F <= '0';
       END CASE;
    END PROCESS logic_process;
END ckt_e_case;
ARCHITECTURE ckt_e_if OF ckt_e IS
BEGIN
   logic_process: PROCESS(A, B, C, D)
    BEGIN
       IF ( A = '0' AND B = '0' AND C = '0' AND D = '1' ) THEN
           F <= '1';
        ELSIF ( A = '0' AND B = '0' AND C = '1' AND D = '0' ) THEN
           F
               <= '1';
        ELSE
               <= '0';
        END IF;
   END PROCESS logic_process;
END ckt_e_if;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise 5 2 IS
    PORT (
                   IN STD_LOGIC_VECTOR(1 DOWNTO 0);
        A,B
                    IN STD LOGIC;
        D
        E_out :
                   OUT STD LOGIC);
END Exercise_5_2;
ARCHITECTURE Exercise_5_2_case OF Exercise_5_2 IS
    SIGNAL Aout, Bout, Cout, Dout : STD_LOGIC;
                              : STD_LOGIC_VECTOR(0 TO 1);
: STD_LOGIC_VECTOR(0 TO 2);
    SIGNAL Cin
SIGNAL Ein
BEGIN
    Cin <= B(2) & Dout;
    Ein <= Aout & Bout & Cout;
    devA: PROCESS (A)
    BEGIN
        CASE (A) IS
            WHEN "00" | "01" | "10" =>
                      <= '0';
                Aout
            WHEN "11" =>
                       <= '1';
                Aout
        END CASE;
    END PROCESS devA;
    devB: PROCESS(B)
    BEGIN
       CASE(B) IS
          WHEN "00" =>
```

```
Bout <= '0';
           WHEN "01" | "10" | "11" =>
               Bout <= '1';
       END CASE:
    END PROCESS devB;
    devC: PROCESS(Cin)
    BEGIN
       CASE (Cin) IS
           WHEN "00" | "01" | "10" =>
               Cout
                      <= '0';
           WHEN "11" =>
               Cout <= '1';
        END CASE;
    END PROCESS devC;
    devD: PROCESS(D)
    BEGIN
       CASE(D) IS
           WHEN '0' =>
              Dout <= '1';
           WHEN '1' =>
                       <= '0';
               Dout
       END CASE;
    END PROCESS devD;
    devE: PROCESS(Ein) IS
    BEGIN
       CASE (Ein) IS
           WHEN "000" =>
              E_out <= '0';
           WHEN OTHERS =>
              E_out <= '1';
        END CASE;
    END PROCESS devE;
END Exercise_5_2_case;
ARCHITECTURE Exercise_5_2_if OF Exercise_5_2 IS
   logic_process: PROCESS(A,B,D) IS
   BEGIN
       IF ( A = "11") THEN
           E_out <= '1';</pre>
       ELSIF ( B = "01"|"10"|"11" ) THEN
E_out <= '1';
        ELSIF ( B(2) = '1' AND D = '0' ) THEN
          E_out <= '1';
        ELSE
           E_out <= '0';
       END IF;
   END PROCESS logic_process;
END Exercise_5_2_if;
```

```
3.
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_5_3 IS
    PORT(
         A,B : IN STD_LOGIC_VECTOR(1 DOWNTO 0);
         D : IN STD_LOGIC;
```

```
E_out : OUT STD_LOGIC);
END Exercise_5_3;

ARCHITECTURE Exercise_5_3_arc OF Exercise_5_3 IS
    SIGNAL Aout, Bout, Cout, Dout : STD_LOGIC;

BEGIN
    Aout <= A(1) AND A(2);
    Bout <= B(1) OR B(2);
    Cout <= B(2) AND Dout;
    Dout <= NOT D;
    E_out <= Aout OR Bout OR Cout;

END Exercise_5_3_arc;</pre>
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY and8 IS
    PORT (
        ins : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
out1 : OUT STD_LOGIC);
END and8:
ARCHITECTURE and8_arc OF and8 IS
BEGIN
    logic_process: PROCESS(ins)
    BEGIN
        IF ( ins = "111111111" ) THEN
            out1 <= '1';
        ELSE
            out1 <= '0';
        END IF;
    END PROCESS logic_process;
END and8_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY or8 IS
    PORT (
        ins : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
out1 : OUT STD_LOGIC);
END or8;
ARCHITECTURE or8_arc OF or8 IS
BEGIN
    logic_process: PROCESS(ins)
    BEGIN
        IF ( ins = "00000000" ) THEN
            out1 <= '0';
        ELSE
                   <= '1';
            out1
        END IF;
   END PROCESS logic_process;
END or8_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY mux8tol IS
    PORT (
                   IN STD_LOGIC_VECTOR(7 DOWNTO 0);
       ins
                  IN STD LOGIC_VECTOR(2 DOWNTO 0);
              :
       sel
        out1
              : OUT STD LOGIC);
END mux8to1;
ARCHITECTURE mux8to1_if OF mux8to1 IS
    logic_process: PROCESS(ins,sel) IS
    BEGIN
        IF ( sel = "000" ) THEN
        out1 <= ins(0);
ELSIF ( sel = "001" ) THEN
           out1 <= ins(1);
        ELSIF ( sel = "010" ) THEN
           out1 <= ins(2);
        ELSIF ( sel = "011" ) THEN
           out1 <= ins(3);
        ELSIF ( sel = "100" ) THEN
           out1 <=
                       ins(4);
        ELSIF ( sel = "101" ) THEN
           out1 <= ins(5);
        ELSIF ( sel = "110" ) THEN
           out1 <= ins(6);
        ELSIF ( sel = "111" ) THEN
           out1
                   \leq ins(7);
        ELSE
           out1
                  <= '0';
        END IF;
    END PROCESS logic_process;
END mux8to1_if;
ARCHITECTURE mux8to1_cases OF mux8to1 IS
BEGIN
    logic_process: PROCESS(ins,sel) IS
    BEGIN
       CASE (sel) IS
           WHEN "000" =>
               out1
                      \leq ins(0);
            WHEN "001" =>
               out1
                       \leq ins(1);
            WHEN "010" =>
               out1
                      <= ins(2);
            WHEN "011" =>
               out1
                      \leq ins(3);
            WHEN "100" =>
               out1 <= ins(4);
            WHEN "101" =>
               out1
                      \leq ins(5);
            WHEN "110" =>
               out1 <= ins(6);
            WHEN "111" =>
               out1 <= ins(7);
            WHEN OTHERS =>
               out1
                      <= '0';
       END CASE;
    END PROCESS logic_process;
END mux8to1_cases;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY dec3to8 ActiveLow IS
   PORT (
                   IN STD LOGIC VECTOR(2 DOWNTO 0):
       ins
       outs : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END dec3to8_ActiveLow;
ARCHITECTURE dec3to8_ActiveLow_if OF dec3to8_ActiveLow IS
BEGIN
    logic_process: PROCESS(ins) IS
    BEGIN
        IF ( ins = "000" ) THEN
           outs <= "01111111";
        ELSIF ( ins = "001" ) THEN
           outs <= "10111111";
        ELSIF ( ins = "010" ) THEN
           outs <= "11011111";
        ELSIF ( ins = "011" ) THEN
           outs <= "111011111";
        ELSIF ( ins = "100" ) THEN
           outs <=
                      "11110111";
        ELSIF ( ins = "101" ) THEN
           outs <= "11111011";
        ELSIF ( ins = "110" ) THEN
           outs <= "11111101";
        ELSIF ( ins = "111" ) THEN
                  <= "111111110";
           outs
        ELSE
                  <= "111111111";
           outs
        END IF;
    END PROCESS logic_process;
END dec3to8_ActiveLow_if;
ARCHITECTURE dec3to8_ActiveLow_cases OF dec3to8_ActiveLow IS
BEGIN
    logic_process: PROCESS(ins) IS
    BEGIN
       CASE (ins) IS
           WHEN "000" =>
                       <=
                          "01111111":
               outs
            WHEN "001" =>
                          "10111111";
               outs
                       <=
            WHEN "010" =>
                           "11011111";
                       <=
               outs
            WHEN "011" =>
               outs
                      <=
                           "11101111";
            WHEN "100" =>
                           "11110111";
               outs <=
            WHEN "101" =>
                      <=
               outs
                           "11111011":
            WHEN "110" =>
                          "11111101";
                      <=
               outs
            WHEN "111" =>
               outs <= "111111110";
            WHEN OTHERS =>
               outs <= "111111111";
       END CASE;
    END PROCESS logic_process;
END dec3to8_ActiveLow_cases;
```

# Chapter 7

1. LIBRARY IEEE; USE ieee.std\_logic\_1164.all; ENTITY dff\_1 IS PORT ( S,D,CLK,R : IN STD\_LOGIC; Q, NOTQ : OUT STD\_LOGIC); END dff\_1; ARCHITECTURE dff\_1\_arc OF dff\_1 IS SIGNAL q\_temp : STD\_LOGIC; BEGIN dff process: PROCESS(CLK,S,R) IS BEGIN IF (S = '0') THEN q\_temp <= '1'; ELSIF (R = '0') THEN q\_temp <= '0'; ELSIF (RISING\_EDGE (CLK)) THEN q\_temp <= D; END IF; END PROCESS dff\_process; Q <= q\_temp; NOTQ <= NOT q\_temp; END dff\_1\_arc;

2. See solution to Exercise 1, as the given solution works in both cases.

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY dff_3 IS
   PORT (
       S,D,CLK,R : IN STD_LOGIC;
        Q, NOTQ : OUT STD_LOGIC);
END dff_3;
ARCHITECTURE dff_3_arc OF dff_3 IS
   SIGNAL q_temp : STD_LOGIC;
   dff_process: PROCESS(CLK,S,R) IS
   BEGIN
       IF (RISING_EDGE (CLK)) THEN
           IF (S = '0') THEN
               q_temp <= '1';
           ELSIF (R = '0') THEN
               q_temp <= '0';
           ELSE
              q_temp <= D;
           END IF;
        END IF;
    END PROCESS dff_process;
    Q <= q_temp;
   NOTQ <= NOT q_temp;
END dff_3_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL:
ENTITY dff_4 IS
    PORT (
        S,D,CLK,R : IN STD_LOGIC;
        Q, NOTQ : OUT STD LOGIC);
END dff_4;
ARCHITECTURE dff_4_arc OF dff_4 IS
   SIGNAL q_temp : STD_LOGIC;
BEGIN
    dff_process: PROCESS(CLK,S,R) IS
    BEGIN
        IF (S = '0' AND R = '0') THEN
           q_temp <= NOT q_temp;</pre>
        ELSIF (S = '0') THEN
            q_temp <= '1';
        ELSIF (R = '0') THEN
            q_temp <= '0';</pre>
        ELSIF (RISING EDGE (CLK)) THEN
            q_temp <= D;
        END IF;
    END PROCESS dff_process;
    Q <= q_temp;
    NOTQ <= NOT q_temp;
END dff_4_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY tff IS
   PORT (
       S,T,CLK,R : IN STD_LOGIC;
       Q, NOTQ : OUT STD_LOGIC);
END tff;
ARCHITECTURE tff_equation OF tff IS
   SIGNAL q_temp : STD_LOGIC;
BEGIN
   tff_process: PROCESS(S,R,CLK) IS
   BEGIN
       IF (S = '0') THEN
           q_temp <= '1';
       ELSIF ( R = '0' ) THEN
          q_temp <= '0';
       ELSIF ( RISING_EDGE (CLK) ) THEN
          q_temp <= q_temp XOR T;</pre>
       END IF;
   END PROCESS tff_process;
   END tff_equation;
```

```
ARCHITECTURE tff_behavioral OF tff IS
   SIGNAL q_temp : STD_LOGIC;
BEGIN
    tff_process:
                    PROCESS(S,R,CLK) IS
    BEGIN
        IF (S = '0') THEN
        q_temp <= '1';
ELSIF ( R = '0' ) THEN</pre>
            q_temp <= '0';
        ELSIF ( RISING_EDGE (CLK) AND T = '1' ) THEN
            q_temp <= NOT q_temp;
        END IF;
    END PROCESS tff_process;
          <= q_temp;
<= NOT q_temp;</pre>
    NOTQ
END tff_behavioral;
```

6. See the second architecture of the previous solution (tff\_behavioral).

# Chapter 8

1.



2. LIBRARY IEEE; USE IEEE.STD\_LOGIC\_1164.ALL; ENTITY Exercise\_8\_2 IS PORT ( CLK : IN STD\_LOGIC; X : IN STD\_LOGIC\_VECTOR(1 TO 2); Y : OUT STD\_LOGIC\_VECTOR(1 DOWNTO 0); Ζ OUT STD\_LOGIC); END Exercise\_8\_2; ARCHITECTURE Exercise\_8\_2\_arc OF Exercise\_8\_2 IS TYPE STATE\_TYPE IS (ST10,ST01,ST11); SIGNAL PS, NS : STATE\_TYPE; sync\_process: PROCESS(CLK) IS

```
BEGIN
        IF (RISING_EDGE (CLK)) THEN
             PS <= NS;
         END IF;
     END PROCESS sync_process;
     comb_process: PROCESS(X,PS) IS
     BEGIN
              <= '0';
         CASE (PS) IS
              WHEN ST10 =>
                   IF ( X(1) = '0' ) THEN

NS <= ST10;

Z <= '0';

ELSIF ( X(1) = '1' ) THEN
                       NS <= ST01;
Z <= '0';
                   END IF:
               WHEN ST01 =>
                   IF (X(2) = '0') THEN
                   NS <= ST10;
Z <= '1';
ELSIF ( X(2) = '1' ) THEN
                      NS <= ST11;
Z <= '0';
                   END IF;
              WHEN ST11 =>
                   IF (X(2) = '0') THEN
                   NS <= ST10;
Z <= '1';
ELSIF ( X(2) = '1' ) THEN
                      NS <= ST11;
Z <= '0';
                   END IF:
               WHEN OTHERS =>
                   NS <= ST10;
                   Z <= '0';
         END CASE;
     END PROCESS comb_process;
        WITH PS SELECT
         <= "01" WHEN ST01,
               "10" WHEN ST10,
"11" WHEN ST11,
               "00" WHEN OTHERS;
END Exercise_8_2_arc;
```



```
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL;
ENTITY Exercise_8_4 IS
    PORT (
          CLK : IN STD_LOGIC;
          X : IN STD_LOGIC_VECTOR(1 TO 2);
Z : OUT STD_LOGIC_VECTOR(1 TO 2));
END Exercise_8_4;
ARCHITECTURE Exercise_8_4_arc OF Exercise_8_4 IS TYPE STATE_TYPE IS (ST00,ST01,ST10);
     SIGNAL PS, NS
                      :
                            STATE_TYPE;
     sync_process: PROCESS(CLK) IS
     BEGIN
         IF (RISING_EDGE (CLK)) THEN
              PS <= NS;
         END IF:
     END PROCESS sync_process;
     comb_process: PROCESS(X,PS) IS
     BEGIN
               <= "00";
          CASE (PS) IS
               WHEN STOO =>
                    Z(1) <= '0';

IF (X(1) = '0') THEN

Z(2) <= '0';

NS <= ST10;
                    ELSIF ( X(1) = '1') THEN
Z(2) <= '1';
                                 <= ST01;
                        NS
                    END IF:
               WHEN ST01 =>
                    Z(1) <= '1';
                    IF (X(2) = '0') THEN
                        Z(2) <= '1';
NS <= ST10;
                        NS
                    ELSIF ( X(2) = '1' ) THEN
Z(2) <= '0';
NS <= ST00;
```

```
END IF;

WHEN ST10 =>

Z(1) <= '1';

IF ( X(1) = '0' ) THEN

Z(2) <= '1';

NS <= ST00;

ELSIF ( X(1) = '1' ) THEN

Z(2) <= '1';

NS <= ST01;

END IF;

WHEN OTHERS =>

Z <= "00";

NS <= ST00;

END CASE;

END PROCESS comb_process;

END Exercise_8_4_arc;
```

6.



LIBRARY IEEE; USE IEEE.STD\_LOGIC\_1164.ALL; ENTITY Exercise\_8\_6 IS PORT ( : IN STD\_LOGIC; CLK,X Y : OUT STD\_LOGIC\_VECTOR(1 DOWNTO 0); OUT STD\_LOGIC\_VECTOR(1 TO 2)); Z END Exercise\_8\_6; ARCHITECTURE Exercise\_8\_6\_arc OF Exercise\_8\_6 IS TYPE STATE\_TYPE IS (ST00,ST01,ST10,ST11); SIGNAL PS, NS : STATE\_TYPE; BEGIN sync\_process: PROCESS(CLK) IS BEGIN IF (RISING\_EDGE (CLK)) THEN PS <= NS; END IF; END PROCESS sync\_process;

```
comb_process: PROCESS(X,PS) IS
    BEGIN
            <= "00";
        Ζ
         CASE (PS) IS
            WHEN STOO =>
                 Z(1) <= '1':
                 IF (X = '0') THEN
                     Z(2) <= '0';
NS <= ST10;
                 ELSIF ( X = '1' ) THEN
                      Z(2) <= '0';
NS <= ST00;
                 END IF:
             WHEN ST01 =>
                 Z(1) <= '0';
                 IF (X = '0') THEN
                     Z(2) <= '0';
NS <= ST11;
                 ELSIF ( X = '1' ) THEN
                    Z(2) <= '0';
NS <= ST01;
                 END IF;
             WHEN ST10 =>
                 Z(1) <= '1';
                 IF (X = '0') THEN
Z(2) <= '0';
NS <= ST01;
                 ELSIF ( X = '1' ) THEN
                     Z(2) <= '0';
NS <= ST00;
                 END IF;
             WHEN ST11 =>
                 Z(1) <= '0';
IF ( X = '0' ) THEN
                     Z(2) <= '1';
NS <= ST00;
                 ELSIF ( x = '1' ) THEN
                     Z(2) <= '0';
                              <= ST01;
                     NS
                 END IF;
             WHEN OTHERS =>
                 Z <= "00";
NS <= ST00;
         END CASE;
    END PROCESS comb_process;
    WITH PS SELECT
        Y <= "00" WHEN ST00,
                 "01" WHEN ST01,
                 "10" WHEN ST10,
                  "11" WHEN ST11,
                  "00" WHEN OTHERS;
END Exercise_8_6_arc;
```

7. The state machine is of Mealy type.



LIBRARY IEEE: USE IEEE.STD LOGIC 1164.ALL; ENTITY Exercise\_8\_8 IS PORT ( IN STD\_LOGIC;
OUT STD\_LOGIC\_VECTOR(2 DOWNTO 0);
OUT STD\_LOGIC\_VECTOR(1 TO 2)); CLK,X : Y : Ζ END Exercise\_8\_8; ARCHITECTURE Exercise\_8\_8\_arc OF Exercise\_8\_8 IS TYPE STATE\_TYPE IS (ST000, ST001, ST010, ST011, ST100, ST101, ST110, ST111); SIGNAL PS, NS : STATE\_TYPE; BEGIN sync\_process: PROCESS(CLK) IS BEGIN IF (RISING EDGE (CLK)) THEN PS <= NS; END IF; END PROCESS sync\_process; comb\_process: PROCESS(X,PS) IS BEGIN <= "00"; CASE (PS) IS WHEN ST000 => Z <= "00"; IF (X = '0') THEN NS <= ST000; ELSIF ( X = '1' ) THEN NS <= ST001; END IF; WHEN ST001 => Z <= "00"; IF (X = '0') THEN NS <= ST001; ELSIF ( X = '1' ) THEN NS <= ST010; END IF;

```
WHEN ST010 =>
              Z <= "00";
               IF (X = '0') THEN
               NS <= ST010;
ELSIF ( X = '1' ) THEN
                 NS <= ST011;
               END IF;
           WHEN ST011 =>
               Z <= "10";
                IF (X = '0') THEN
                NS <= ST011;
                ELSIF ( X = '1' ) THEN
               NS <= ST100;
END IF;
           WHEN ST100 =>
               Z <= "01";
                If (X = '0') THEN
                  NS <= ST000;
                ELSIF (X = '1') THEN
                  NS <= ST101;
               END IF;
           WHEN ST101 =>
               Z <= "11";
IF ( X = '0' ) THEN
                   NS <= ST101;
                ELSIF ( X = '1' ) THEN
                 NS <= ST110;
               END IF;
           WHEN ST110 =>
               Z <= "11";
                IF (X = '0') THEN
                NS <= ST110;
                ELSIF ( X = '1' ) THEN
               NS <= ST111;
END IF;
           WHEN ST111 =>
               Z <= "11";
                IF (X = '0') THEN
                  NS <= ST111;
                ELSIF ( X = '1' ) THEN
                  NS <= ST000;
               END IF;
           WHEN OTHERS =>
               Z <= "00";
NS <= ST000;
       END CASE;
   END PROCESS comb_process;
        WITH PS SELECT
       Y <= "000" WHEN ST000,
                "001" WHEN ST001,
                "010" WHEN ST010,
                "011" WHEN ST011,
                "100" WHEN ST100,
                "101" WHEN ST101,
                "110" WHEN ST110,
                "111" WHEN ST111,
                "000" WHEN OTHERS;
END Exercise_8_8_arc;
```

```
USE IEEE.STD LOGIC 1164.ALL;
ENTITY Exercise 8 9 IS
   PORT (
                      IN STD LOGIC;
                    OUT STD_LOGIC_VECTOR(1 DOWNTO 0);
OUT STD_LOGIC_VECTOR(1 TO 2));
        Ζ
END Exercise_8_9;
ARCHITECTURE Exercise_8_9_arc OF Exercise_8_9 IS
    TYPE STATE_TYPE IS (ST00,ST01,ST10,ST11);
    SIGNAL PS, NS : STATE_TYPE;
BEGIN
    sync_process: PROCESS(CLK) IS
    BEGIN
         IF (RISING_EDGE (CLK)) THEN
             PS <= NS;
        END IF;
    END PROCESS sync_process;
    comb_process: PROCESS(X,PS) IS
    BEGIN
             <= "00";
        Ζ
         CASE (PS) IS
             WHEN ST00 =>
                  Z(1) <= '0';
                  IF (X = '0') THEN
                     Z(2) <= '0';
NS <= ST00;
                  ELSIF ( X = '1' ) THEN
                      Z(2) <= '0';
NS <= ST01;
                  END IF;
              WHEN ST01 =>
                  Z(1) <= '0';
                  IF (X = '0') THEN
                     Z(2) <= '0';
NS <= ST00;
                  ELSIF ( X = '1' ) THEN
                     Z(2) <= '0';
NS <= ST10;
                  END IF;
              WHEN ST10 =>
                  Z(1) <= '0';

IF (X = '0') THEN

Z(2) <= '0';

NS <= ST00;
                  ELSIF ( x = '1' ) THEN
Z(2) <= '1';
NS <= ST11;
                  END IF;
              WHEN ST11 =>
                  Z(1) <= '1';
                  IF (X = '0') THEN
                      Z(2) <= '0';
NS <= ST00;
                      NS
                  ELSIF ( X = '1' ) THEN
                      Z(2) <= '1';
                              <= ST11;
                  END IF;
              WHEN OTHERS =>
                 Z <= "00";
NS <= ST00;
         END CASE;
```

```
END PROCESS comb_process;

WITH PS SELECT
    Y <= "00" WHEN ST00,
        "01" WHEN ST01,
        "10" WHEN ST10,
        "11" WHEN ST11,
        "00" WHEN OTHERS;

END Exercise_8_9_arc;</pre>
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_8_10 IS
    PORT (
        X,CLK : IN STD_LOGIC;
Y : OUT STD_LOGIC_VECTOR(1 TO 3);
                    OUT STD_LOGIC);
        Ζ
END Exercise_8_10;
ARCHITECTURE Exercise_8_10_arc OF Exercise_8_10 IS
    TYPE STATE_TYPE IS (ST001, ST010, ST100);
    SIGNAL PS, NS
                    : STATE TYPE;
BEGIN
    sync_process: PROCESS(CLK) IS
    BEGIN
        IF (RISING_EDGE (CLK)) THEN
            PS <= NS;
        END IF;
    END PROCESS sync_process;
    comb_process: PROCESS(X,PS) IS
    BEGIN
            <= '0';
        7.
        CASE (PS) IS
            WHEN ST100 =>

Z <= '1';

NS <= ST010;
             WHEN ST010 =>
                 IF ( X = '0' ) THEN
                     Z <= '0';
                    NS <= ST100;
                 ELSIF ( X = '1' ) THEN
                    Z <= '0';
NS <= ST001;
                 END IF;
             WHEN ST001 =>
                Z <= '1';
NS <= ST100;
             WHEN OTHERS =>
                Z <= '0';
                 NS <= ST100;
        END CASE;
    END PROCESS comb_process;
    WITH PS SELECT
        Y <= "100" WHEN ST100,
                 "010" WHEN ST010,
                 "001" WHEN ST001,
                 "100" WHEN OTHERS;
END Exercise_8_10_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise 8 10 IS
   PORT (
                    IN STD LOGIC VECTOR(1 TO 2):
        Χ
                : IN STD_LOGIC;
: OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
        CLK
               :
                    OUT STD_LOGIC);
        7.
END Exercise_8_10;
ARCHITECTURE Exercise_8_10_arc OF Exercise_8_10 IS
    TYPE STATE_TYPE IS (ST001, ST010, ST100);
    SIGNAL PS, NS : STATE_TYPE;
BEGIN
    sync_process: PROCESS(CLK) IS
    BEGIN
        IF (RISING_EDGE (CLK)) THEN
            PS <= NS;
        END IF;
    END PROCESS sync_process;
    comb_process: PROCESS(X,PS) IS
    BEGIN
            <= '0';
        CASE (PS) IS
            WHEN ST001 =>
                IF (X(1) = '0') THEN
                    Z <= '1';
NS <= ST010;
                ELSIF ( X(1) = '1' ) THEN
                    Z <= '1';
NS <= ST100;
                END IF:
            WHEN ST010 =>
                IF (X(1) = '0') THEN
                    Z <= '0';
                    NS <= ST100;
                 ELSIF (X(1) = '1') THEN
                    Z <= '0';
NS <= ST010;
                END IF;
            WHEN ST100 =>
                IF (X(2) = '0') THEN
                    Z <= '0';
                   NS <= ST001;
                ELSIF (X(2) = '1') THEN
                    Z <= '1';
                    NS <= ST100;
                END IF;
            WHEN OTHERS =>
                Z <= '0';
NS <= ST100;
        END CASE;
    END PROCESS comb_process;
    WITH PS SELECT
            <= "100" WHEN ST100,
                "010" WHEN ST010,
                 "001" WHEN ST001,
                 "100" WHEN OTHERS;
END Exercise_8_10_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise 8 12 IS
    PORT (
          CLK : IN STD_LOGIC;
          X : IN STD_LOGIC_VECTOR(1 TO 2);
          Y : OUT STD_LOGIC_VECTOR(2 DOWNTO 1);
Z : OUT STD_LOGIC_VECTOR(1 TO 2));
END Exercise_8_12;
ARCHITECTURE Exercise_8_12_arc OF Exercise_8_12 IS
     TYPE STATE_TYPE IS (ST00, ST01, ST11);
     SIGNAL PS, NS : STATE_TYPE;
BEGIN
     sync_process: PROCESS(CLK) IS
     BEGIN
         IF (RISING_EDGE (CLK)) THEN
             PS <= NS;
         END IF;
     END PROCESS sync_process;
     comb_process: PROCESS(X,PS) IS
     BEGIN
              <= "00";
          CASE (PS) IS
              WHEN STOO =>
Z(2) <= '1';
                   Z(2) <= '1';

IF ( X(2) = '0') THEN

Z(1) <= '0';

NS <= ST11;

ELSIF ( X(2) = '1') THEN

Z(1) <= '1';

NS <= ST00;
                   END IF;
               WHEN ST01 =>
                    Z(2) <= '0';
                    IF (X(2) = '0') THEN
                       Z(1) <= '1';
NS <= ST00;
                   ELSIF ( X(2) = '1' ) THEN
Z(1) <= '0';
NS <= ST11;
                   END IF;
               WHEN ST11 =>
                   Z(2) <= '1';
                   IF (X(1) = '0') THEN
    Z(1) <= '0';
    NS <= ST11;
                    ELSIF (X(1) = '1') THEN
                        Z(1) <= '1';
NS <= ST01;
                   END IF:
               WHEN OTHERS =>
                   Z <= "00";
                   NS <= ST00;
         END CASE;
     END PROCESS comb_process;
     WITH PS SELECT
         Y <= "00" WHEN ST00,
                   "01" WHEN ST01,
"11" WHEN ST11,
```

```
"00" WHEN OTHERS;
END Exercise_8_12_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_8_13 IS
    PORT (
                     : IN STD_LOGIC_VECTOR(1 TO 2);
        X
                     : IN STD_LOGIC;
: OUT STD_LOGIC_VECTOR(3 DOWNTO 1);
        CLK
        CS,RD
                     : OUT STD LOGIC);
END Exercise_8_13;
ARCHITECTURE Exercise_8_13_arc OF Exercise_8_13 IS
    TYPE STATE TYPE IS (ST001, ST010, ST100);
    SIGNAL PS, NS
                    : STATE_TYPE;
BEGIN
    sync_process: PROCESS(CLK) IS
    BEGIN
        IF (RISING EDGE (CLK)) THEN
            PS <= NS;
        END IF;
    END PROCESS sync_process;
    comb_process: PROCESS(X,PS) IS
    BEGIN
        CS <= '0';
RD <= '0';
        CASE (PS) IS
             WHEN ST001 =>
                 IF (X(1) = '0') THEN
                     CS <= '0';
RD <= '1';
                     NS <= ST010:
                 ELSIF (X(1) = '1') THEN
                     CS <= '1';
RD <= '0';
                     NS <= ST100;
                 END IF;
             WHEN ST010 =>
CS <= '1';
                 RD <= '1';
NS <= ST100;
             WHEN ST100 =>
                 IF (X(2) = '0') THEN
                     CS <= '0';
                     RD <= '0';
                     NS <= ST001;
                 ELSIF ( X(2) = '1' ) THEN

CS <= '0';

RD <= '1';
                     NS <= ST100;
                 END IF:
             WHEN OTHERS =>
                 CS <= '0';
                 RD <= '0';
                 NS <= ST100;
        END CASE;
    END PROCESS comb_process;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_8_14 IS
    PORT (
                    IN STD_LOGIC_VECTOR(1 TO 2);
        Χ
                : IN STD_LOGIC;
        CLK
                 OUT STD LOGIC VECTOR(3 DOWNTO 1);
        Y
        Z
                : OUT STD LOGIC VECTOR(1 TO 2));
END Exercise_8_14;
ARCHITECTURE Exercise_8_14_arc OF Exercise_8_14 IS
    TYPE STATE_TYPE IS (ST001, ST010, ST100);
    SIGNAL PS, NS
                    : STATE_TYPE;
BEGIN
    sync_process:
                    PROCESS (CLK) IS
    BEGIN
        IF (RISING_EDGE (CLK)) THEN
          PS <= NS;
        END IF;
    END PROCESS sync_process;
    comb_process: PROCESS(X,PS) IS
    BEGIN
            <= "00";
        Ζ
        CASE (PS) IS
             WHEN ST001 =>
                 Z(1) <= '0';
                 IF (X(1) = '0') THEN
    Z(2) <= '0';
    NS <= ST100;
                 ELSIF ( X(1) = '1') THEN
Z(2) <= '1';
NS <= ST010;
                 END IF:
             WHEN ST010 =>
                 Z(1) <= '1';
                 Z(1)
IF (X(2) = '0') THEN Z(2) <= '1';
                     NS <= ST100;
                 ELSIF (X(2) = '1') THEN Z(2) <= '0';
                     NS <= ST001;
                 END IF;
             WHEN ST100 =>
                 Z(1) <= '1';
                 IF (X(1) = '0') THEN
                    Z(2) <= '1';
NS <= ST001;
                 ELSIF (X(1) = '1') THEN
                     Z(2) <= '1';
                     NS <= ST010;
                 END IF;
             WHEN OTHERS =>
```

#### Chapter 9

1.  $EN1 \longrightarrow T \qquad Q$   $EN2 \longrightarrow T \qquad CLK \qquad \bar{Q}$   $CLK \longrightarrow T \qquad CLK \qquad \bar{Q}$ 



3. The components for the third exercise are as follows.

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;

ENTITY big_and IS

PORT(

in1,in2: IN STD_LOGIC;

out1: OUT STD_LOGIC;
```

```
END big_and;
ARCHITECTURE big_and_arc OF big_and is
BEGIN
           <= in1 AND in2;
    out1
END big_and_arc;
--- Big NOT ---
LIBRARY IEEE:
USE IEEE.STD LOGIC 1164.ALL;
ENTITY big_not IS
    PORT (
       in1 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
END big_not;
ARCHITECTURE big_not_arc OF big_not IS
BEGIN
           <= NOT in1;
    out1
END big_not_arc;
--- Big OR ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY big_or IS
    PORT (
       in1, in2 : IN STD_LOGIC;
        out1 : OUT STD_LOGIC);
END big_or;
ARCHITECTURE big_or_arc OF big_or IS
           <= in1 OR in2;
   out1
END big_or_arc;
--- Big 4-Input AND ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY big_and4 IS
    PORT (
       in1, in2, in3, in4 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
END big_and4;
ARCHITECTURE big_and4_arc OF big_and4 IS
  out1 <= in1 AND in2 AND in3 AND in4;
END big_and4_arc;
```

```
--- 3:8 Decoder ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY dec3to8 IS
   PORT (
        ins
                : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
        outs : OUT STD_LOGIC_VECTOR(0 TO 8));
END dec3to8:
ARCHITECTURE dec3to8_arc OF dec3to8 IS
BEGIN
    WITH ins SELECT
        outs <= "10000000" WHEN "000",
                      "01000000" WHEN "001",
                      "00100000" WHEN "010",
                      "00010000" WHEN "011",
                      "00001000" WHEN "100",
                      "00000100" WHEN "101",
"00000010" WHEN "110",
"00000001" WHEN "111",
                      "00000000" WHEN OTHERS;
END dec3to8_arc;
```

```
a)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_9_3_a IS
    PORT (
         A,B,C : IN STD_LOGIC;
F : OUT STD_LOGIC);
END Exercise_9_3_a;
ARCHITECTURE Exercise_9_3_a_arc OF Exercise_9_3_a IS
     --- Big AND ---
     COMPONENT big_and IS
         PORT (
              in1,in2 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_and;
     --- Big NOT ---
     COMPONENT big_not IS
        PORT (
             in1 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_not;
```

```
--- Big OR ---
     COMPONENT big or IS
         PORT (
               in1,in2 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_or;
     --- Internal Signals ---
     SIGNAL notA, notB, notC : STD_LOGIC; SIGNAL andlout, and2out : STD_LOGIC;
BEGIN
     Anot: big_not PORT MAP (
        in1 => A,
out1 => notA);
     Bnot: big_not PORT MAP(
    in1 => B,
    out1 => notB);
     Cnot: big_not PORT MAP(
         in1 => C,
out1 => notC);
     and1: big_and PORT MAP(
         in1 => A,
in2 => notB,
out1 => andlout);
     and2: big_and PORT MAP(
         in1 => notA,
in2 => notC,
          out1 => and2out);
     or1: big_or PORT MAP(
          in1 => andlout,
in2 => and2out,
out1 => F);
END Exercise_9_3_a_arc;
```

```
--- 3:8 Decoder ---
     COMPONENT dec3to8 IS
         PORT (
             ins : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
outs : OUT STD_LOGIC_VECTOR(0 TO 8));
            ins
     END COMPONENT dec3to8;
     --- Big 4-Input AND ---
     COMPONENT big_and4 IS
        PORT (
              in1,in2,in3,in4 : IN STD_LOGIC;
             out1 : OUT STD_LOGIC);
     END COMPONENT big_and4;
     --- Internal Signals ---
    SIGNAL out0,out1,out3,out4 : STD_LOGIC;
SIGNAL ins : STD_LOGIC_VECTOR(2 DOWNTO 0);
BEGIN
     dec: dec3to8 PORT MAP(
        ins => ins,

outs(0) => out0,

outs(1) => out1,

outs(2) => dec_out(2),

outs(3) => out3,
         outs(4) => out4,
         outs(5) => dec_out(5),
         outs(6) => dec_out(6),
         outs(7) => dec_out(7));
     and4: big_and4 PORT MAP(
        in1 => out0,
in2 => out1,
in3 => out3,
in4 => out4,
         out1
                 => F);
     dec_out(0) <= out0;</pre>
     dec_out(1) <= out1;
     dec_out(3) <= out3;</pre>
    dec_out(4) <= out4;
    ins <= A & B & C;
END Exercise_9_3_b_arc;
```

```
c)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_9_3_c IS
```

```
PORT (
     A,B,C : IN STD_LOGIC;
F : OUT STD_LOGIC);
END Exercise_9_3_c;
ARCHITECTURE Exercise_9_3_c_arc OF Exercise_9_3_c IS
    --- Big AND ---
    COMPONENT big_and IS
        PORT (
             in1,in2 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
    END COMPONENT big_and;
    --- Big NOT ---
    COMPONENT big_not IS
        PORT (
             in1 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
    END COMPONENT big_not;
    --- Big OR ---
    COMPONENT big_or IS
        PORT (
             in1,in2: IN STD_LOGIC;
out1: OUT STD_LOGIC);
    END COMPONENT big_or;
    --- Internal Signals ---
    SIGNAL notB, notC : STD_LOGIC; SIGNAL andlout, and2out : STD_LOGIC;
BEGIN
    Bnot: big_not PORT MAP(
       in1 => B,
out1 => notB);
    Cnot: big_not PORT MAP(
       in1 => C,
out1 => notC);
    and1: big_and PORT MAP(
        in1 => A,
in2 => C,
        out1 => andlout);
    and2: big_and PORT MAP(
      in1 => notC,
in2 => notB,
```

```
out1 => and2out);
or1: big_or PORT MAP(
   in1 => and1out,
   in2 => and2out,
   out1 => F);
END Exercise_9_3_c_arc;
```

```
d)
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Exercise_9_3_d IS
    PORT (
        A,B,C : IN STD_LOGIC;
F : OUT STD_LOGIC);
END Exercise_9_3_d;
ARCHITECTURE Exercise_9_3_d_arc OF Exercise_9_3_d IS
     --- Big AND ---
     COMPONENT big_and IS
        PORT (
             in1,in2 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_and;
     --- Big NOT ---
     COMPONENT big_not IS
        PORT (
             in1 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_not;
     --- Big OR ---
     COMPONENT big_or IS
         PORT (
             in1,in2 : IN STD_LOGIC;
out1 : OUT STD_LOGIC);
     END COMPONENT big_or;
     --- Internal Signals ---
     SIGNAL notA, notC : STD_LOGIC;
    SIGNAL andlout, and2out : STD_LOGIC;
BEGIN
```

```
Anot: big_not PORT MAP(
    in1 => A,
    out1 => notA);

Cnot: big_not PORT MAP(
    in1 => C,
    out1 => notC);

and1: big_and PORT MAP(
    in1 => notA,
    in2 => notC,
    out1 => andlout);

and2: big_and PORT MAP(
    in1 => A,
    in2 => B,
    out1 => and2out);

orl: big_or PORT MAP(
    in1 => and2out,
    out1 => ind2out,
    out1 => F);

END Exercise_9_3_d_arc;
```

#### Chapter 10

The components used in each of the exercises are as shown below.

```
--- 8-bit, 2:1 Mux ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY mux2i108w IS
    PORT (
         in1,in2 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
sel  : IN STD_LOGIC;
out1 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END mux2i1o8w;
ARCHITECTURE mux2i108w OF mux2i108w IS
BEGIN
    WITH sel SELECT
         out1 <= in1 WHEN '0',
                       in2 WHEN '1',
                        (OTHERS => '0') WHEN OTHERS;
END mux2i1o8w;
--- 8-bit, 4:1 Mux ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY mux4i108w IS
  PORT (
        in0,in1,in2,in3: IN STD_LOGIC_VECTOR(7 DOWNTO 0); sel : IN STD_LOGIC_VECTOR(1 DOWNTO 0);
```

```
out1
                 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END mux4i1o8w;
ARCHITECTURE mux4i108w OF mux4i108w IS
BEGIN
   WITH sel SELECT
       out1 <= in0 WHEN "00",
                    in1 WHEN "01",
                    in2 WHEN "10",
                     in3 WHEN "11",
                     (OTHERS => '0') WHEN OTHERS;
END mux4i1o8w;
--- 1:2 Decoder ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY decoder1to2 IS
   PORT (
                    :
                        IN STD_LOGIC;
        in1
        out0, out1 : OUT STD_LOGIC);
END decoder1to2;
ARCHITECTURE dec1to2 OF decoder1to2 IS
    output_process: PROCESS (in1) IS
    BEGIN
        IF (in1 = '0') THEN
            out0 <= '1';
            out1 <= '0';
        ELSIF (in1 = '1') THEN
            out0 <= '0';
            out1 <= '1';
            out0 <= '0';
            out1 <= '0';
        END IF;
   END PROCESS output_process;
END dec1to2;
--- 8-bit Register ---
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY reg8 IS
   PORT (
        REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END reg8;
ARCHITECTURE reg OF reg8 IS
BEGIN
  load_process: PROCESS(CLK) IS
   BEGIN
IF (RISING_EDGE (CLK)) THEN
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY muxreq IS
    PORT (
          A,B : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
LDA,SEL,CLK : IN STD_LOGIC;
F : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
         A,B
         F
END muxreg;
ARCHITECTURE muxreg_arc OF muxreg IS
     --- 8-bit Register ---
     COMPONENT reg8 IS
          PORT (
              REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
     END COMPONENT reg8;
     --- 8-bit, 2:1 Mux ---
     COMPONENT mux2i108w IS
         PORT (
              in1,in2 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
               sel : IN STD_LOGIC;
out1 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
     END COMPONENT mux2i108w;
     SIGNAL muxout : STD_LOGIC_VECTOR(7 DOWNTO 0);
BEGIN
    mux: mux2i1o8w PORT MAP (
                                   in1 => A,
in2 => B,
sel => SEL,
out1 => muxout);
     reg: reg8 PORT MAP (
                                   REG_IN => muxout,
CLK => CLK,
LD => LDA,
                                    REG_OUT => F);
END muxreq_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY muxdec2r IS
    PORT (
                : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
        X, Y, Z
         MS : IN STD_LOGIC_VECTOR(1 DOWNTO 0);
DS,CLK : IN STD_LOGIC;
        RB, RA : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END muxdec2r;
ARCHITECTURE muxdec2r OF muxdec2r IS
    --- 8-bit, 4:1 Mux ---
    COMPONENT mux4i108w IS
         in0,in1,in2,in3 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
                       : IN STD_LOGIC_VECTOR(1 DOWNTO 0);
: OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
           sel
             out.1
    END COMPONENT mux4i108w;
    --- 1:2 Decoder ---
    COMPONENT decoder1to2 IS
       PORT (
             in1 : IN STD_LOGIC;
out0,out1 : OUT STD_LOGIC);
             in1
    END COMPONENT decoder1to2;
    --- 8-bit Register ---
    COMPONENT reg8 IS
       PORT (
             REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
    END COMPONENT reg8;
    SIGNAL muxout, regAout, regBout : STD_LOGIC_VECTOR(7 DOWNTO
         0);
    SIGNAL decout0, decout1
                                       : STD_LOGIC;
BEGIN
    mux: mux4i108w PORT MAP (
        in0 => regBout,
in1 => Z,
                => Y,
        in2
                => X,
        in3
        sel
                => MS,
                => muxout);
    dec: decoder1to2 PORT MAP (
      in1 => DS,
out0 => decout0,
```

```
out1 => decout1);

regA: reg8 PORT MAP (
    REG_IN => muxout,
    CLK => CLK,
    LD => decout0,
    REG_OUT => regAout);

regB: reg8 PORT MAP (
    REG_IN => regAout,
    CLK => CLK,
    LD => decout1,
    REG_OUT => regBout);

RA <= regAout;
    RB <= regBout;

END muxdec2r;</pre>
```

3. LIBRARY IEEE; USE IEEE.STD\_LOGIC\_1164.ALL; ENTITY DualMuxDualReg IS PORT ( IN STD\_LOGIC\_VECTOR(7 DOWNTO 0); X.Y LDA, LDB : IN STD\_LOGIC; S0,S1 : IN STD\_LOGIC; CLK : IN STD\_LOGIC;
RB : OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0)); END DualMuxDualReg; ARCHITECTURE DualMuxDualReg Arc OF DualMuxDualReg IS --- 8-bit Register ---COMPONENT reg8 IS PORT ( REG\_IN : IN STD\_LOGIC\_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD\_LOGIC;
REG\_OUT : OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0)) OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0)); END COMPONENT reg8; --- 2-in, 1-out, 8-wide Mux ---COMPONENT mux2i108w IS PORT ( in1,in2 : IN STD\_LOGIC\_VECTOR(7 DOWNTO 0);
sel : IN STD\_LOGIC;
out1 : OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0)); END COMPONENT mux2i108w; --- Internal Signals ---SIGNAL Mux1Out, Mux2Out : STD\_LOGIC\_VECTOR(7 DOWNTO 0); SIGNAL RegAOut, RegBOut : STD\_LOGIC\_VECTOR(7 DOWNTO 0);

```
BEGIN
    mux1: mux2i1o8w PORT MAP(
        in1 => X,
in2 => RegBOut,
        sel => S1,
        out1
               => Mux1Out);
    regA: reg8 PORT MAP(
        REG_IN => Mux1Out,
        CLK => CLK,
LD => LDA,
REG_OUT => RegAOut);
    mux2: mux2i108w PORT MAP(
        in1 => RegAOut,
               => Y,
        in2
        sel
               => S0,
        out1
               => Mux2Out);
    regB: reg8 PORT MAP(
       REG_IN => Mux2Out,
CLK => CLK,
LD => LDB,
        REG_OUT => RegBOut);
    RB <= RegBOut;
END DualMuxDualReg_Arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY DualMuxDualReg IS
    PORT (
         LDA, LDB, S0, S1, RD, CLK : IN STD_LOGIC;
                                    : IN STD_LOGIC_VECTOR(7 DOWNTO
             0);
                                   : OUT STD_LOGIC_VECTOR(7 DOWNTO
         RA, RB
             0));
END DualMuxDualReg;
ARCHITECTURE DualMuxDualReg_arc OF DualMuxDualReg IS
    --- 8-bit Register ---
    COMPONENT reg8 IS
         PORT (
             REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
    END COMPONENT reg8;
    --- 2-in, 1-out, 8-wide Mux ---
  COMPONENT mux2i108w IS
```

```
PORT (
              END COMPONENT mux2i108w;
     --- Internal Signals ---
    SIGNAL Mux1Out, Mux2Out : STD_LOGIC_VECTOR(7 DOWNTO 0);
SIGNAL RegAOut, RegBOut : STD_LOGIC_VECTOR(7 DOWNTO 0);
SIGNAL And1Out, And2Out : STD_LOGIC;
BEGIN
    And1Out <= LDB AND NOT RD;
     AND2Out <= LDA AND RD;
     mux1: mux2i108w PORT MAP (
         in1 => X,
in2 => Y,
sel => S1,
out1 => Mux1Out);
     mux2: mux2i108w PORT MAP (
         in1 \Rightarrow X,
         in2 => Regl
sel => S0,
                  => RegBOut,
         out1 => Mux2Out);
     regA: reg8 PORT MAP(
         REG_IN => Mux2Out,
CLK => CLK,
LD => And2Out,
REG_OUT => RegAOut);
     regB: reg8 PORT MAP(
         REG_IN => Mux1Out,
         CLK => CLK,
LD => And1Out,
         REG_OUT => RegBOut);
     RA <= RegAOut;
RB <= RegBOut;
END DualMuxDualReg_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;

ENTITY DualRegDecMux IS

PORT(
A,B,C: IN STD_LOGIC_VECTOR(7 DOWNTO 0);
SL1,SL2,CLK: IN STD_LOGIC;
RAX,RBX: OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END DualRegDecMux;

ARCHITECTURE DualRegDecMux_arc OF DualRegDecMux IS
```

```
--- 1:2 Decoder ---
     COMPONENT decoder1to2 IS
         PORT (
              in1 : IN STD_LOGIC;
out0,out1 : OUT STD_LOGIC);
            in1
     END COMPONENT decoder1to2;
     --- 8-bit Register ---
     COMPONENT reg8 IS
         PORT (
              REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
     END COMPONENT reg8;
     --- 2-in, 1-out, 8-wide Mux ---
     COMPONENT mux2i108w IS
        PORT (
              in1,in2 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
              sel : IN STD_LOGIC;
out1 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
     END COMPONENT mux2i108w;
     --- Internal Signals ---
    SIGNAL DecOut0, DecOut1 : STD_LOGIC;
SIGNAL MuxOut : STD_LOGIC_VECTOR(7 DOWNTO 0);
BEGIN
     dec: decoder1to2 PORT MAP (
        in1 => SL1,
out0 => decout0,
out1 => decout1);
     mux: mux2i108w PORT MAP(
         in1 => B,
         in2 => C,
sel => SL2,
-> MuxO
         out1
                  => MuxOut);
     regA: reg8 PORT MAP(
         REG_IN => A,

CLK => CLK,

LD => DecOut1,

REG_OUT => RAX);
     regB: reg8 PORT MAP(
         REG_IN => MuxOut,
         CLK => CLK,
LD => DecOut0,
         REG_OUT => RBX);
END DualRegDecMux_arc;
```

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY DualRegMuxDec IS
    PORT (
         A,B,C : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
SEL1,SEL2,CLK : IN STD_LOGIC;
RAP,RBP : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END DualRegMuxDec;
ARCHITECTURE DualRegMuxDec_arc OF DualRegMuxDec IS
     --- 1:2 Decoder ---
    COMPONENT decoder1to2 IS
        PORT (
             in1 : IN STD_LOGIC;
out0,out1 : OUT STD_LOGIC);
    END COMPONENT decoder1to2;
     --- 8-bit Register ---
    COMPONENT reg8 IS
        PORT (
             REG_IN : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
             CLK,LD : IN STD_LOGIC;
REG_OUT : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
    END COMPONENT reg8;
     --- 2-in, 1-out, 8-wide Mux ---
    COMPONENT mux2i108w IS
        PORT (
             in1, in2 : IN STD LOGIC VECTOR (7 DOWNTO 0);
             sel : IN STD_LOGIC;
out1 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
    END COMPONENT mux2i108w;
     --- Internal Signals ---
    SIGNAL DecOut0, DecOut1 : STD_LOGIC;
    SIGNAL MuxOut : STD_LOGIC_VECTOR(7 DOWNTO 0);
BEGIN
    mux: mux2i108w PORT MAP(
         in1 => A,
in2 => B,
        sel => SEL1,
out1 => MuxOut);
 dec: decoder1to2 PORT MAP (
```

```
in1 => SEL2,
  out0 => decout0,
  out1 => decout1);

regA: reg8 PORT MAP(
    REG_IN => MuxOut,
    CLK => CLK,
    LD => DecOut1,
    REG_OUT => RAP);

regB: reg8 PORT MAP(
    REG_IN => C,
    CLK => CLK,
    LD => DecOut0,
    REG_IN => C,
    CLK => CLK,
    LD => DecOut0,
    REG_OUT => RBP);
```



### **VHDL** Reference Cards

Hereafter you can find two sets of very useful VHDL reference cards made by Qualis Design Corporation.

http://www.vhdl.org/rassp/vhdl/guidelines/vhdlqrc.pdf http://www.vhdl.org/rassp/vhdl/guidelines/1164qrc.pdf



## VHDL QUICK

REFERENCE CARD

### CAPS User Identifier Alternative Optional Revision 2.2 Grouping Repeated

### 1. LIBRARY UNITS

VHDL-1993

ploq

port ({ID : in | out | inout TYPEID [:= expr];});] [generic ({ID : TYPEID [:= expr];});] [parallel statement] {declaration}] [{nse clause}] entity ID is

architecture ID of ENTITYID is end [entity] ENTITYID {nse clause}]

end [architecture] ARCHID; {parallel\_statement}] begin

[{declaration}]

end [package] PACKID; {declaration}] package ID is {use clause}] {use clause}]

end [package body] PACKID; package body ID is {declaration}]

configuration ID of ENTITYID is {block\_config | comp\_config}] [{nse clause}] for ARCHID

end [configuration] CONFID; end for:

use clause::= library D

{{use LIBID.PKGID[. all | DECLID];}}

plock config::=

port map ({PORTID => SIGID | expr,})]; port map ({PORTID => SIGID | expr,})];) (use entity [LIBID.]ENTITYID [( ARCHID )] [[generic map ({GENID => expr,})] [[generic map ({GENID => expr ,})] (use configuration [LIBID.]CONFID [{block\_config | comp\_config}] {{block\_config | comp\_config}} for all | LABELID : COMPID for ARCHID comp\_config::= end for;) end for;] end for:

### 2. DECLARATIONS

2.1. TYPE DECLARATIONS type ID is ( {ID,} );

type ID is array ( {range | TYPEID ,}) of TYPEID; ype ID is range number downto | to number;

type ID is record (ID:TYPEID;)

end record:

type ID is access TYPEID;

subtype ID is SCALARTYPID range range; subtype ID is ARRAYTYPID( {range,}); type ID is file of TYPEID;

range ∷=

subtype ID is RESOLVFCTID TYPEID;

(integer | ENUMID to | downto integer | ENUMID) | (OBJID'[reverse\_]range) | (TYPEID range <>) 2.2. OTHER DECLARATIONS

shared] variable ID : TYPEID [:= expr]; constant ID : TYPEID := expr; signal ID: TYPEID [:= expr];

"ile ID: TYPEID (is in | out string;) | open read mode write mode alias ID: TYPEID is OBJID; append mode is string;) attribute ID: TYPEID;

procedure | function | package | type subtype | constant | signal | variable | entity | architecture | configuration component | label

attribute ATTRID of OBJID | others | all : class is expr;

port ({ID: in | out | inout TYPEID [:= expr];});] [generic ( {ID : TYPEID [:= expr]; } );] and component [COMPID]; component ID [is]

[( {[constant | variable | signal | file] ID : impure | pure] function ID [in]TYPEID [:= expr];})]

(sequential statement) return TYPEID (is end [function] ID]; in | out | inout TYPEID [:= expr];})] [{sequential statement}] end [procedure] ID];

procedure ID[({[constant | variable | signal] ID

port map ( {PORTID => SIGID | expr,} )]; (entity [LIBID JENTITYID [( ARCHID )]) [generic map ( {GENID => expr,} )] (configuration [LIBID.]CONFID)

for LABELID | others | all : COMPID use

### 3. EXPRESSIONS

expression ::=

(relation and relation) | (relation nand relation) | relation or relation) | (relation nor relation) | (relation xor relation) | (relation xnor relation) shexpr [relop shexpr] relation ::=

[+|-] term {addop term} factor {mulop factor} =∷ udxes term ∷=

sexpr [shop sexpr]

shexpr::=

(prim [\*\* prim]) | (abs prim) | (not prim) factor ::=

literal | OBJID | OBJID'ATTRID | OBJID({expr,}) OBJID(range) | ({[choice [{| choice}] =>] expr,}) prim ::=

[YPEID(expr) | new TYPEID['(expr)] | ( expr ) choice ::= sexpr | range | RECFID | others

FCTID({[PARID => ] expr,}) | TYPEID'(expr)

3.1. OPERATORS, INCREASING PRECEDENCE and | or | xor | nand | nor | xnor sll | srl | sla | sra | rol | ror =< | < | => | > | = | = ≪ -addop dous

|/| mod | rem

\*\* abs not

miscop

eproduce and distribute strictly verbatim copies of this 1995-2000 Qualis Design Corporation. Permission to document in whole is hereby granted.

See reverse side for additional information.

© 1995-2000 Qualis Design Corporation

### wait [on {SIGID,}] [until expr] [for time]; SEQUENTIAL STATEMENTS assert expr

4

severity note | warning | error | failure]; [report string]

SIGID <= [transport] | [[reject TIME] inertial] [severity note | warning | error | failure];

report string

/alue before last event

Pathname of object Pathname to object

OBJID'instance\_name

OBJID'path\_name

PREDEFINED TYPES

BOOLEAN INTEGER POSITIVE NATURAL REAL

Name of object

Value of driver

SIGID'driving value OBJID'simple name

ime since last active Active driver predicate

SIGID'last\_active SIGID'last\_event

SIGID'active

LABEL:] [postponed] assert expr

report string

SIGID'last\_value

SIGID'driving

ime since last event

Activity on signal?

Event on signal?

{{expr [after TIME,]} | unaffected when expr else}] SIGID <= [transport] | [[reject TIME] inertial] severity note | warning | error | failure]; LABEL:] [postponed] with expr select transport] | [reject TIME] inertial {expr [after TIME,]} | unaffected; LABEL:] [postponed] SIGID <= -ABEL: COMPID PROCEDUREID[({[PARID =>] expr,})]; {expr [after time], };

LABEL: entity [LIBID.]ENTITYID [(ARCHID)] ABEL: configuration [LIBID.]CONFID -ABEL: if expr generate end generate [LABEL]; [{parallel statement}]

[sequential\_statement]}]

(sequential statement)

(elsif expr then

[LABEL:] if expr then

VARID := expr;

[sequential\_statement]]

end if [LABEL];

when choice [{| choice}] =>

[LABEL:] case expr is

{sequential statement}}

end case [LABEL];

[LABEL:] [while expr] loop

[sequential statement]

end loop [LABEL];

port map ( {[PORTID =>] SIGID | expr,} )];

[[generic map ( {GENID => expr,} )]

port map ( {[PORTID =>] SIGID | expr,} )];

[[generic map ( {GENID => expr,} )]

port map ( {[PORTID =>] SIGID | expr,} )];

[[generic map ( {GENID => expr,} )]

{{expr [after TIME,]} | unaffected

when choice [{| choice}]};

Array of characters

Floating-point

Array of bits 7-bit ASCII

BIT VECTOR(NATURAL)

STRING(POSITIVE)

CHARACTER

ntegers > 0

ntegers >= 0

rue or false 32 or 64 bits hr, min, sec, ms,

us, ns, ps, fs

Returns current simulation time

Deallocate dynamic object

**DEALLOCATE**(ACCESSTYPOBJ)

PREDEFINED FUNCTIONS

DELAY\_LENGTH

FILE\_OPEN([status], FILEID, string, mode)

-ABEL: for ID in range generate end generate [LABEL]; [{parallel statement}] ø.

LABEL: Jor ID in range loop

(sequential statement)

end loop [LABEL];

next [LOOPLBL] [when expr];

exit [LOOPLBL] [when expr];

return [expression];

Base type PREDEFINED ATTRIBUTES TYPID'base

Jpper-bound value Right-bound value eft bound value 'YPID' left

(YPID'pos(expr) FYPID'high YPID'right YPID'Iow

Ascending type predicate /alue to the right in order /alue to the left in order Previous value in order String image of value Position within type Lower-bound value Next value in order /alue at position ΓΥΡΙD'**rightof**(expr) TYPID'**image**(expr) 'YPID'ascending 'YPID'succ(expr) LYPID'leftof(expr) 'YPID' pred(expr'

[YPID'val(expr)

9. LEXICAL ELEMENTS

Open file Close file FILE\_CLOSE(FILEID)

decimal literal ::=integer[.integer] [E[+|-] integer] Identifier ::= letter { [underline] alphanumeric } ased literal ::= bit string literal ::= BIOIX " hexint " comment text comment ::=

integer # hexint [. hexint] # [E[+|-]

reproduce and distribute strictly verbatim copies of this document in whole is hereby granted.

© 1995-2000 Qualis Design Corporation. Permission to

Jpper-bound of [nth] index Lower-bound of [nth] index

Length of [nth] dimension

'riaht >= 'left ?

ARYID'ascending[(expr)]

SIGID'delayed[(TIME)]

SIGID'stable[(TIME)]

[LBL:] [postponed] PROCID(([PARID =>] expr,});

end [postponed] process [LABEL];

{sequential statement}]

SIGID'quiet[(TIME)]

SIGID'transaction

ARYID'reverse\_range[(expr)] 'right down/to 'left

'left down/to 'right

ARYID'range[(expr)] ARYID'**length**[(expr)]

[LABEL:] [postponed] process [( {SIGID,} )]

[{declaration}]

{parallel\_statement}]

[{declaration}]

end block [LABEL];

ARYID'Iow[(expr)]

Right-bound of [nth] index

-eft-bound of [nth] index

Value of string image

TYPID'**value**(string) ARYID' right[(expr)] ARYID'high[(expr)]

[port map ({[PORTID =>] SIGID | expr,} )];]

[generic map ( {[GENID =>] expr., };]] [port ( {ID: in | out | inout TYPEID } );

[generic ({ID: TYPEID;});

LABEL: block [is]

PARALLEL STATEMENTS

S.

ARYID'Ieft[(expr)]

**Qualis Design Corporation** 

Web:www.qualis.com FAX: +1-503-670-0809 E-mail: info@qualis.com com Phone: +1-503-670-7200

Elite Training / Consulting in Reuse and Methodology

© 1995-2000 Qualis Design Corporation

© 1995-2000 Qualis Design Corporation

Signals activity on signal

oggles if signal active

Signals event on signal Delayed copy of signal

Also available: 1164 Packages Quick Reference Card

Verilog HDL Quick Reference Card

## 1164 PACKAGES QUICK REFERENCE CARD

|              | Optional<br>Alternative | User Identifier | commutative |         |                | OGIC                     | OR                    | ~                    |              |            |             |             | ::= SMALL_INT (subtype INTEGER range 0 to 1) |
|--------------|-------------------------|-----------------|-------------|---------|----------------|--------------------------|-----------------------|----------------------|--------------|------------|-------------|-------------|----------------------------------------------|
| Revision 2.2 | =_                      | CAPS            | O           |         | <u>ج</u>       | SIC/STD_L                | SIC_VECTO             | C_VECTOF             | _            |            |             |             | l (subtype IN                                |
| Rev          | Grouping<br>Repeated    | Asis            | VHDL-93     | ::= BIT | ::= BIT_VECTOR | ::= STD_ULOGIC/STD_LOGIC | ::= STD_ULOGIC_VECTOR | ::= STD_LOGIC_VECTOR | ::= UNSIGNED | ::= SIGNED | ::= INTEGER | ::= NATURAL | ::= SMALL_IN                                 |
|              | 00                      | pold            | italic      | Q       | ğ              | <u>-</u>                 | ≙                     | ≥                    | 'n           | Sg         | .⊑          | na          | sm                                           |

## 1.IEEE's STD\_LOGIC\_1164

| 1.1 LOGIC VALUES | Uninitialized | Strong/Weak unknown | Strong/Weak 0 | Strong/Weak 1 | High Impedance | Don't care | 1.2 PREDEFINED TYPES | STD_ULOGIC Base type | es:       | STD_LOGIC Resolved STD_ULOGIC |  |
|------------------|---------------|---------------------|---------------|---------------|----------------|------------|----------------------|----------------------|-----------|-------------------------------|--|
| 1.1 Log          | ÷             | .M./.X,             | ,0,/L,        | '1'/H'        | ,Z,            | <u></u>    | 1.2 PRE              | STD_U                | Subtypes: | STD                           |  |

STD\_LOGIC\_VECTOR(na to | downto na)
Array of STD\_LOGIC Array of STD\_ULOGIC STD\_ULOGIC\_VECTOR(na to | downto na) ပ Resolved U, X, 0 & 1 Resolved U, X, 0, 1 & Z Resolved X, 0, 1 & Z

## 1.3 OVERLOADED OPERATORS

|             |             |            |             |             |                          |          | •                    | ,                          |                    |                         |                          |
|-------------|-------------|------------|-------------|-------------|--------------------------|----------|----------------------|----------------------------|--------------------|-------------------------|--------------------------|
| Right       | u/l,uv,lv   | u/l,uv,lv  | u/l,uv,lv   | u/I,uv,lv   |                          |          |                      | xmap])                     |                    | R(from)                 | OR(from)                 |
| Operator    | and, nand   | or, nor    | xor, xnor   | not         | SNO                      | Function | TO_BIT(from[, xmap]) | TO_BITVECTOR(from[, xmap]) | TO_STDULOGIC(from) | TO_STDLOGICVECTOR(from) | TO_STDULOGICVECTOR(from) |
| Left        | vl,vv,lv    | u/l,uv,lv  | u/l,uv,lv   |             | 1.4 CONVERSION FUNCTIONS |          | TO_BIT(              | TO_BIT                     | TO_STD             | TO_STD                  | TO_STD                   |
| otion       | -and        | Þ          | -xor        | -not        | NVERS                    | ပ        | q                    | þ                          | 7                  | ≥                       | À                        |
| Description | bitwise-and | bitwise-or | bitwise-xor | bitwise-not | 1.4 Col                  | From     | 'n                   | uv,lv                      | Q                  | bv,uv                   | bv,l∨                    |

### 2.IEEE'S NUMERIC\_STD 2.1 PREDEFINED TYPES

| 21.5                  |                             | downto na) Array of STD_LOGIC |
|-----------------------|-----------------------------|-------------------------------|
| 4.1 I NEDELINED LIFES | UNSIGNED(na to   downto na) | SIGNED(na to   downto na)     |

|                          | Return | sg  | sg | S               | sg              | S                            | sg                           | lood           | lood           | lood           | pooq           |
|--------------------------|--------|-----|----|-----------------|-----------------|------------------------------|------------------------------|----------------|----------------|----------------|----------------|
| TORS                     | Right  | sg  | sg | u               | sg              | na                           | .⊑                           | u              | sg             | na             | .⊑             |
| 2.2 OVERLOADED OPERATORS | dO     | aps |    | +,-,*,/,rem,mod | +,-,*,/,rem,mod | +,-,*,/,rem,mod <sub>c</sub> | +,-,*,/,rem,mod <sub>c</sub> | =/:='=<'=>'<'> | =/'='=<'=>'<'> | <,>,<=,=,=,=,c | c,>,<=,==,=,=c |
| 2.2 0                    | Left   |     |    | S               | sg              | u                            | sg                           | S              | sg             | 'n             | sg             |

| NCTIONS    | =                 |
|------------|-------------------|
| FUNC       | ,                 |
| PREDEFINED | (cr 1 CCT/115 52) |
| 2.3 F      |                   |

| 5                      | un                  | sg                 |                     | un                  |                      | sg                  |                      |                |                | lood                |                   | lood              | lood              | pooq              |
|------------------------|---------------------|--------------------|---------------------|---------------------|----------------------|---------------------|----------------------|----------------|----------------|---------------------|-------------------|-------------------|-------------------|-------------------|
| סחורו _רבר ו(חוו, וומ) | SHIFT_RIGHT(un, na) | SHIFT_LEFT(sg, na) | SHIFT_RIGHT(sg, na) | ROTATE_LEFT(un, na) | ROTATE_RIGHT(un, na) | ROTATE_LEFT(sg, na) | ROTATE_RIGHT(sg, na) | RESIZE(sg, na) | RESIZE(un, na) | STD_MATCH(u/l, u/l) | STD_MATCH(uv, uv) | STD_MATCH(IV, IV) | STD_MATCH(un, un) | STD_MATCH(sg, sg) |

## 2.4 Conversion Functions

| 000000000000000000000000000000000000000 | Function | SIGNED(from) | UNSIGNED(from) | STD_LOGIC_VECTOR(from) | TO_INTEGER(from) | TO_UNSIGNED(from, size) | TO_SIGNED(from, size) |
|-----------------------------------------|----------|--------------|----------------|------------------------|------------------|-------------------------|-----------------------|
|                                         | ပ        | sg           | S              | >                      | .⊑               | S                       | Sg                    |
| )                                       | _        | un,l∨        | sg,l∨          | nn, sg                 | nn,sg            | ā                       | .⊑                    |

## 3.IEEE'S NUMERIC\_BIT

| 3.1 PREDEFINED TYPES        |   |
|-----------------------------|---|
| UNSIGNED(na to   downto na) | ₹ |
| SIGNED(na to   downto na)   | Ā |

| UNSIGNED(na to   downto na) | Array of BIT |
|-----------------------------|--------------|
| SIGNED(na to   downto na)   | Array of BIT |
| 0                           |              |

| AIORS                    | Right Return | sg gs | sg sg | un              | bs bs           | na nn                        | in sg                        | lood un     | lood gs        | na bool         | lood            |  |
|--------------------------|--------------|-------|-------|-----------------|-----------------|------------------------------|------------------------------|-------------|----------------|-----------------|-----------------|--|
| 5.2 OVERLOADED OPERAIORS | do           | abs   |       | +,-,*,/,rem,mod | +,-,*,/,rem,mod | +,-,*,/,rem,mod <sub>c</sub> | +,-,*,/,rem,mod <sub>c</sub> | =/'='=>'='> | =/'='=<'=>'<'> | <,>,<=,==,=,=,c | <,>,<=,>=,=,=,c |  |
| 2.5                      | Left         |       |       | S               | ŝ               | S                            | Sg                           | S           | ŝ              | S               | SG              |  |

## 3.3 PREDEFINED FUNCTIONS

| SHIFT_LEFT(un, na)   | S  |
|----------------------|----|
| SHIFT_RIGHT(un, na)  | S  |
| SHIFT_LEFT(sg, na)   | sg |
| SHIFT_RIGHT(sg, na)  | sg |
| ROTATE_LEFT(un, na)  | S  |
| ROTATE_RIGHT(un, na) | S  |
| ROTATE_LEFT(sg, na)  | sg |
| THY TO LET THY       | Ö  |

### gg un ROTATE\_RIGHT(sg, na) RESIZE(sg, na) RESIZE(un, na)

| CONVERSION |  |
|------------|--|
| 4          |  |

| Function | SIGNED(from) | UNSIGNED(from) | BIT_VECTOR(from) | TO_INTEGER(from) | TO_UNSIGNED(from) | TO_SIGNED(from) |
|----------|--------------|----------------|------------------|------------------|-------------------|-----------------|
| ပ        | sg           | S              | ۵                | .⊑               | S                 | sg              |
| From     | vd,nn        | vd, gs         | nu, sg           | nu, sg           | na                | .⊑              |

© 1995 - 2000 Qualis Design Corporation. Permission to reproduce and distribute strictly verbatim copies of this document in whole is hereby granted. See reverse side for additional information.

| SYNO  |  |
|-------|--|
| •     |  |
|       |  |
|       |  |
| ARITH |  |
| LOGIC |  |

4. SYNOPSYS' STD

| GNED                         |                          | Retur              |
|------------------------------|--------------------------|--------------------|
| 6.SYNOPSYS' STD_LOGIC_SIGNED | OPERATORS                | Right              |
| PSYS' STD                    | 6.1 OVERLOADED OPERATORS | o                  |
| 6.SYNO                       | 6.1 0                    | Left               |
|                              |                          | Array of STD_LOGIC |
| E                            |                          | Arra               |

| 6.1 OVERLOADED O | Left               | abs                |
|------------------|--------------------|--------------------|
|                  | Array of STD_LOGIC | Array of STD_LOGIC |

Array of STD\_LOGIC Array of STD\_LOGIC

> UNSIGNED(na to | downto na) 9.2 OVERLOADED OPERATORS

Return

9.1 PREDEFINED TYPES

SIGNED(na to | downto na)

Left

9. Mentor's STD LOGIC ARITH

|   | 6.1<br>C    | 6.1 OVERLOADED OPERATOR | ATOR        |
|---|-------------|-------------------------|-------------|
|   | Left        | ô                       | Rig         |
|   |             | abs                     | 2           |
| - |             | ÷                       | <u>&gt;</u> |
|   | ≥           | * '-' +                 | <u>&gt;</u> |
|   | ≥           | <b>+</b> '-c            | .⊑          |
|   | ≥           | <b>+</b> ,- ه           | 7           |
|   | <u>&gt;</u> | =/'='=<'=>'<'>          | <u>&gt;</u> |
|   | ≥           | <,>,<=,==,=,<,>         | .⊑          |

Integer subtype, 0 or

UNSIGNED(na to | downto na)

SIGNED(na to | downto na) 4.1 PREDEFINED TYPES

SMALL\_INT

Return

Right

d

Left

sg sg S S

4.2 OVERLOADED OPERATORS

un,k sg,l∨ sg,∣< a, un sg,l∨ u),⊵ sg,l∨ pooq pood pooq pooq

| Function | CONV_INTEGER(from) |   |
|----------|--------------------|---|
| 2        | .⊑                 |   |
| E        | <u>&gt;</u>        | ( |

**6.2 CONVERSION FUNCTIONS** 

# 7.SYNOPSYS' STD\_LOGIC\_MISC

딬 S

S

S S

Sg

S S S

=/'='><'> =/'='=<'=>'<'>

gg /n ≥

> +,-,\*,/,mod,rem,\*\* +,-,\*,/,mod,rem,\*\* +,-,\*,/,mod,rem,\*\* +,-,\*,/,mod.rem,\*\*

≥

pool pool S

S

S

and, nand, or, nor, xor, xnor

g

≥

and, nand, or, nor, xor sla, sra, sll, srl, rol, ror same

ZERO EXTEND(uv | lv | un, na)

ZERO\_EXTEND(u/l, na) SIGN\_EXTEND(sg, na)

9.3 PREDEFINED FUNCTIONS

5

XOR\_REDUCE(uv | lv | un | sg) AND\_REDUCE(uv | lv | un | sg)

9.4 Conversion Functions OR\_REDUCE(uv | lv | un | sg)

3

## 7.1 PREDEFINED FUNCTIONS

S

=/:='>:>'<'> =/:='=<'=>'<'>

S

۰<u>+</u>

۰,<del>'</del>

sg H S sg sg S

#### UX01 UX01 5X0 NJAND\_REDUCE(IV | uv) XJOR\_REDUCE(IV | uv) AND REDUCE(IV | uv) NOR\_REDUCE(IV | uv) OR\_REDUCE(IV | uv)

### ZITH UX01 XNOR\_REDUCE(IV | uv) 8.EXEMP

UX01

KOR\_REDUCE(IV | UV)

S Sg

SHR(un, un) SHR(sg, un) zero-extend sign-extend

S sg≥

SHL(un, un)

SHL(sg, un) SEXT(Iv, in)

EXT(lv, in)

4.3 PREDEFINED FUNCTIONS

<,>,<=,==,=,<,> <,>,<=,==,=,=,<

| EXEMPLAR'S STD_LOGIC_AF | ERATORS              | Right | l/n |
|-------------------------|----------------------|-------|-----|
| R'S STD_                | OVERLOADED OPERATORS | do    | *:  |
| EXEMPLA                 | 8.1 OVER             | Left  | ÷   |

Function

4.4 Conversion Functions

From

<u>></u> un

Return

| Left  | do                   | Right   |   |
|-------|----------------------|---------|---|
|       | *,-,+                | I/n     | J |
|       | aps                  | I/n     | j |
| 8.2 P | PREDEFINED FUNCTIONS | NCTIONS |   |

| Fro | u/l'u | J,L | 2 |
|-----|-------|-----|---|
|     |       |     |   |
|     |       |     |   |
|     |       |     |   |
|     |       |     |   |
|     |       |     |   |

**F E** ₹ ₹ ₹ ₹ ₹

sl2(u/l, in) sr2(u/l, in)

**sl**(u/l, in)

sr(u/l, in)

CONV\_STD\_LOGIC\_VECTOR(from, size)

5. SYNOPSYS' STD LOGIC UNSIGNED

5.1 OVERLOADED OPERATORS

CONV\_UNSIGNED(from, size) STD LOGIC VECTOR(from)

S ≥.⊆

> in,un,sg,u in,un,sg,u in,un,sg,u

CONV\_INTEGER(from)

UNSIGNED(from)

gg n

sg,un nn,sg sg,lv

SIGNED(from)

CONV\_SIGNED(from, size)

add2(u/l) sub2(∪/l) mult(∪/)

(I/n)qns

add(∪/I)

| Function | TO_INTEGER(from) | CONV_INTEGER(from) | TO_STDLOGIC(from) | TO_UNSIGNED(from,size | CONV_UNSIGNED(from, | TO_SIGNED(from,size) | CONV_SIGNED(from, size | TO_STDLOGICVECTOR( | TO STDULOGICVECTOR |
|----------|------------------|--------------------|-------------------|-----------------------|---------------------|----------------------|------------------------|--------------------|--------------------|
| ၀        | .⊑               | .⊑                 | 7                 | S                     | S                   | sg                   | sg                     | <u>&gt;</u>        | ≥                  |
| From     | u/I,uv,lv,un,sg  | u/I,uv,lv,un,sg    | lood              | na                    | na                  | .⊑                   | .⊑                     | na                 | na                 |

size)

| © 1995 - 2000 Qualis Design Corporation. Permission to preporte and distribute strictly verbatim copies of this document in whole is hereby cranted. |
|------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------------------------------------------------------------|

₹ ₹ ₹ 3.3 Conversion Functions

pood

extend2(u/l, in)

comp2(u/l)

extend(u/l, in)

mult2(u/l)

Return

Right

å

Fet

\*:

Function

From

pool

≥ 3

R(from, size) (from, size)

| reproduce and distribute strictly verbatim copies of this document in whole is hereby granted. | y verbatim copies of this<br>granted.                  |  |
|------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| Qualis Desig                                                                                   | Qualis Design Corporation                              |  |
| Elite Training and Consultin                                                                   | Elite Training and Consulting in Reuse and Methodology |  |
| Phone: +1.503.670.7200                                                                         | Meh: http://www.gualis.com                             |  |
|                                                                                                | 2                                                      |  |
| Also available:                                                                                | VHDL Quick Reference Card                              |  |
|                                                                                                | Verilog Quick Reference Card                           |  |

© 1995-2000 Qualis Design Corporation

CONV\_INTEGER(from)

.⊑

From

5.2 CONVERSION FUNCTIONS

<,>,<=,>=,=,=,c

=/='=<'=>'<'>

int2evec (size)

evec2int bool2elb elb2bool

> na ₹

o | | pooq



#### **Contributors to This Book**

Bryan Mealy is an associate professor at the California Polytechnic State University, San Luis Obispo, USA. His technical interests include designing new courses, embedded systems and digital hardware. His real interests are developing his luthier skills and making noise on bass guitar and piano. Fabrizio Tappero is an embedded system developer with experience in academic research on satellite-based navigation systems and GNSS receiver design. Among other things, he enjoys very much coding in VHDL and Python.

Christina Jarron is an Aussie technical writer and editor. When she is not busy running after her customers, she spends her time wandering around the beautiful city of Barcelona.

**Rob Ash** lives on the South Coast of the UK. Originally a sign painter he now spends his time completing art, design and illustration work. When not at his easel or digital tablet he enjoys photography, music and playing bass guitar.