# **Robust Real-Time Face Detection**

From an academic paper to a custom built ASIC accelerator in 2x45 minutes

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

In 2001 Paul Viola and Michael Jones presented the (first) real time face detector.

*"Operating on 384 by 288 pixel images, faces are detected at 15 frames per second on a conventional 700 MHz Intel Pentium III."* 

Quotes from: http://www.vision.caltech.edu/html-files/EE148-2005-Spring/pprs/viola04ijcv.pdf

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications







A limited set of basic (symmetric) feature types.

"For this system there is also a second critical motivation for features: the featurebased system operates much faster than a pixel-based system."



Compare with Gabor filter

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

### There are two general problems to solve:

- How can we calculate these features (difference between sum of pixels) really fast?
- How do we handle large faces (>24x24) in our 384x288 input image?

Anders Lloyd Axis Communications

## They found one solution to both problems

"In order to compute these features very rapidly at many scales we introduce the **integral image** representation for images"

"Once computed, any one of these Haar-like features **can be computed at any scale** or location in constant time."

Anders Lloyd Axis Communications





#### Solution to feature calculation

Works on any scale!





Only six values needed!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### Solution to feature scaling





We can compute the results from the features at any scale, without scaling the original image.

"Like most face detection systems, our detector scans the input at many scales; starting at the base scale in which faces are detected at a size of 24×24 pixels, a 384 by 288 pixel image is scanned at 12 scales each a factor of 1.25 larger than the last. The conventional approach is to compute a pyramid of 12 images, each 1.25 times smaller than the previous image. A fixed scale detector is then scanned across each of these images. **Computation of the pyramid, while straightforward, requires significant time.** Implemented efficiently on conventional hardware (using bi-linear interpolation to scale each level of the pyramid) it takes around .05 seconds to compute a 12 level pyramid of this size (on an Intel PIII 700 MHz processor)."

#### They scale the features instead if the image!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

"The second contribution of this paper is a simple and efficient classifier that is built by selecting a small number of important features from a huge library of potential features using AdaBoost"

"The face training set consisted of 4916 hand labeled faces scaled and aligned to a base resolution of 24 by 24 pixels."

How to select the features is part of the training process, which we won't talk about today.

"The third major contribution of this paper is a method for combining **successively more complex classifiers** in a cascade structure which dramatically increases the speed of the detector by focusing attention on promising regions of the image."



LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

## To summarize:

- Focus is on **speed**  $\rightarrow$  real time applications
- Integral image  $\rightarrow$  utilized the to speed up calculation of basic features
- A classifier with **few features**  $\rightarrow$  easy to train, limited amount of data needed
- No image scaling → scale the features instead (to detect large faces)
- The **cascade**  $\rightarrow$  discard none face areas as soon as possible (less compute  $\rightarrow$  better performance)

## Ordered requirements were:

- Implement (something similar to) the VJ-algorithm
- Image in  $\rightarrow$  face coordinates out
- Input image size 1080p/2 (960x540) pixels
- Detect faces down to 20x20 pixels
- "No limit" in number of faces detected
- Speed >20 FPS



# Chip-team requirements/constraints:

- Your module (FD) is only a small part of the SoC  $\rightarrow$  resources are shared
- External memory bandwidth is shared  $\rightarrow$  minimize your usage
- External memory is DDR  $\rightarrow$  don't use random access, always try to use full bursts
- Save area  $\rightarrow$  area is money (and static power)
- Minimize (dynamic) power → simplify algorithm and use minimal data types
- RTL correctness  $\rightarrow$  everything must be verified using a reference model flow
- Predefined clocks  $\rightarrow$  only a few to pick from 100 and/or 200 MHz
- All work; design, implementation and verification must finish in time → use a known work methodology

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### Integral image (/IM) observations (1/2)



Our 8 bit gray scale image will be represented by a 32 bit integral image.

The "size" of the image will increase 4 times!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### Integral image (/IM) observations (2/2)



Memory bandwidth will be wasted  $\rightarrow$  not good and not allowed!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

Integral image conclusions:

- Most of the invention was based on the use of an integral image.
- But now we concluded that this isn't such a good idea (small random DDR memory reads) from a system perspective.
- What to do, give up?
- Or can we "keep it" and at the same time avoid it?

Lets go back and look at one of the motivators for the integral image...

A pyramid of images at different scales

"Computation of the **pyramid**,while straightforward, **requires significant time**. Implemented efficiently on conventional hardware (using bi-linear interpolation to scale each level of the pyramid) it takes around .05 seconds to compute a 12 level pyramid of this size (on an Intel PIII 700 MHz processor)."



Convert these to integral images and then scan for fixed size 24x24 pixel faces.

All data can be read linearly from DDR memory using full bursts.

# Can we fix this scaling performance bottleneck?

Anders Lloyd Axis Communications

#### What do you think of this solution?

Detecting and scaling runs in parallel and we only write and read linearly in memory.



LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### This would be a very nice solution

Detecting and scaling runs in parallel and we only write and read linearly in memory. The integral images are "gone" and we only need to read 8 bit data instead of 32 bit integral images.



This is what we will aim for. Now it is time to think about implementation optimizations!

Anders Lloyd Axis Communications



LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications



The "pixel values" of the integral image will never grow!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### A normalized (optimal) integral image is calculated for each position



We can use different data types (# of bits) for each coordinate  $\rightarrow$  this will save area and power!

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications



LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications



Anders Lloyd Axis Communications

#### Our implementation will have the following performance



Best case, 1 sub-image every second clock cycle  $\rightarrow$ no face

(if ~3000 features needed to identify a face)

Average performance will depend on number of facelike structures in the image.

LiTH Linköping February 24<sup>th</sup> 2020

Anders Lloyd **Axis Communications** 

#### About the feature database

The feature data base needs to be stored in local on-chip RAM where we can fetch parameters for three features at the same time.

All features were trained off line. We had to limit the feature database (cascade depth and feature count) to be able to store it on chip.

We invented our own compressed format to describe and store the features.



Anders Lloyd Axis Communications

#### Pros and cons list

|                        | Software/CPU | Hardware/ASIC |
|------------------------|--------------|---------------|
| Performance (speed)    | +            | +++           |
| Performance (accuracy) | +            | -             |
| Power                  |              | ++            |
| Bandwidth              | -            | +             |
| Area                   | -            | +             |
| Flexibility            | ++           |               |
| Implementation effort  | +++          |               |
| Cost                   | +            | -             |
| Sum                    | 8+ 4-        | 7+ 7-         |

Conclusion: A custom hardware implementation is possible and gives a significant performance boost, but this algorithm is probably better suited to be run on a standard CPU.

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

# Future of AI acceleration

# My personal thoughts on what to spend research resources on

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### **Convolutional Neural Networks**

CNNs are dominating today. They are relatively easy to understand and we can train both weights and network architectures. Base data type has come down to 8 bits and acceleration has moved from CPU/GPU to convolution engines. This is all good but...

The base operation (convolution) requires a lot of parallel multipliers and multipliers are probably one of the **worst power consumers on silicon**. So...

For CNN:s we should aim for simplified implementations of our multipliers. One solution to explore is all research already done in the filed of **approximate computing** with various multiplier implementations. Small compute errors can easily be handled in the training process.

A more **long term solution** for "CNNs" compute problem would be to get rid of the convolutions and use **other operations** to find correlations between data points. New inventions here could also help reduce the number of weights needed.

In all honesty, research on CNNs is like research on diesel engines for cars. I would strongly recommend you **spend your efforts on other topics**. The industry (and so many other graduate students) can take care of things from now on.

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### **Spiking Neural Networks**

"Spiking neural networks (SNNs) are artificial neural networks that **more closely mimic natural neural networks**."

"A spiking neural network **considers temporal information**. The idea is that not all neurons are activated in every iteration of propagation (as is the case in a typical multilayer perceptron network), but only when its membrane potential reaches a certain value. When a neuron is activated, it produces a signal that is passed to connected neurons, raising or lowering their membrane potential."

"The SNN approach uses a **binary output** (signal/no signal) instead of the continuous output of traditional ANNs."

These are definitely promising for the future. Good hardware acceleration will be key to their success. The **base operation is addition** and not multiplication, and the add operations are event driven and only executed when needed (compared to CNNs where you just compute without thinking...).

Research on SNN acceleration will not be wasted.

#### Hyper Dimensional Computing and In-Memory Compute

From: https://www.youtube.com/watch?v=AkrseddrZpA



LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications

#### Hyper Dimensional Computing and In-Memory Compute

From: https://web.stanford.edu/class/ee380/Abstracts/171025-slides.pdf

WHAT IS HIGH-DIMENSIONAL (HD) COMPUTING?

It is a system of computing that operates on high-dimensional **vectors**.

• The algorithms are based on operations on vectors

Traditional computing operates on bits and numbers.

• Built-in circuits for arithmetic and for Boolean logic

Watch this presentation:

Stanford Seminar - Computing with High-Dimensional Vectors (**Pentti Kanerva**)

Link: https://www.youtube.com/watch?v=zUCoxhExe0o

I think HD computing could be the next big thing. Research is ongoing but there are a lot of things to explore and improve in this area. This is for sure **my number one candidate** for research efforts.

# Thank you

# **Questions?**

LiTH Linköping February 24<sup>th</sup> 2020 Anders Lloyd Axis Communications