

## TSTE08, Analog and Discrete-time Integrated Circuits, 20100611 Written exam, TENA

| Date and time | 20100611, 14.00-18.00 |
| :---: | :---: |
| Locations | KÅRA |
| Responsible teacher | J Jacob Wikner, jacwi50, +46705915938 |
| Aid | Any written and printed material, including books and old exams. <br> Note! No pocket calculators, no laptops, no ipods, no telephones, no internet connection. |
| Instructions | A maximum of 25 points can be obtained, 10 points are required to pass, 15 for a grade four, and 20 for a grade five. <br> x Hint! Be strategic when you pick exercises to solve. You have five exercises in four hours and you could therefore spend some 45 minutes on each exercise. That leaves you 15 minutes to relax... <br> Note that a good motivation to your answer must be included in your solutions in order to obtain maximum number of points! With "motivation" mathematical derivations are understood (and not only text). <br> Also note that the questions in this exam are divided into logical sections. <br> You may use Swedish, English or German in your answers. <br> Notice that some questions are "hidden" in the text and therefore: read the instructions carefully! <br> x Notice also that eventhough you do not fully know the answer, please add some elaborations on your reasoning around the question. Any (good...) conclusions might add up points in the end. |
| Results | Available by 2010-07-01 (hopefully...) |

Outline
$\qquad$

| 4 Linköping University <br> INSTITUTE OF TECHNOLOGY | No | Rev | Date | Repo/Course | Page |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1002 | 20100611 | 20100611 | TSTE08 | 2 of 8 |
|  | Title | TSTE08, Analog and Discrete-time Integrated Circuits, 20100611 |  |  | ID jacwi50 |
| 2.Gain Stages, Swing, etc. (5 p)............................................................................... 3 |  |  |  |  |  |
| 3.Noise (5 p)........................................................................................................ 4 |  |  |  |  |  |
| 4.OP/OTA ( 5 p)..................................................................................................... 5 |  |  |  |  |  |
| 5.Switched Capacitor Circuits (5 p)................................................................................ 6 |  |  |  |  |  |


|  | No | Rev | Date | Repo/Course | Page |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Linköping University | 1002 | 20100611 | 20100611 | TSTE08 |

## 1. CMOS, PERFORMANCE, ETC.

Consider the circuit in Figure 1.1 below. Assume that the signal is fed through the bulk of the NMOS transistor rather than one of the other fun terminals. Further, assume that the transistor behaves according to the "school book", i.e., for saturation region we have

$$
\begin{equation*}
I_{D}=\alpha \cdot\left(V_{G S}-V_{T}\right)^{2} \text { where } \alpha=\frac{\mu_{0} C_{o x}}{2} \cdot \frac{W}{L} . \tag{1.1}
\end{equation*}
$$

and for the threshold voltage we have some weird expression like

$$
\begin{equation*}
V_{T}=V_{T 0}+\gamma \cdot\left(\sqrt{V_{S B}+2 \phi}-\sqrt{2 \phi}\right) \text { where } V_{T 0}, \gamma, \text { and } \phi \text { are } \tag{1.2}
\end{equation*}
$$

parameters.
Express the DC gain in terms of $V_{\text {bias }}, I_{D}, R_{L}$, and transistor parameters. Minimize the degree of freedom in your expression. Make reasonable assumptions (and motivate them). Since you will find some of these results in your notes, we want to see some good derivations in your answers...


Figure 1.1: Common-something

Then express the maximum and minimum input voltage on the bulk terminal, such that the transistor is still in its saturation region. You probably need to use the $V_{\text {bias }}$ and $V_{\text {out }}$ voltage in your expression.

Sketch the output DC point as a function of the bulk DC point, indicate break points, etc.

|  | No | Rev | Date | Repo/Course | Page |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Linköping University | 1002 | $20100611 \quad 20100611$ | TSTE08 | 4 of 8 |
|  | Title | TSTE08, Analog and Discrete-time Integrated Circuits, <br> 20100611 | ID jacwi50 |  |  |

x This exercise will show that you have understood basic small-signal properties. It always helps with some figures for the small signal schematics too.
x Hint: How negative can the bulk terminal be? And also, do not forget the sign.

|  | No | Rev | Date | Repo/Course | Page |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Linköping University | 1002 | 20100611 | 20100611 | TSTE08 | 5 of 8 |
|  | Title | TSTE08, Analog and Discrete-time Integrated Circuits, <br> 20100611 | ID jacwi50 |  |  |

## 2. GAIN STAGES, SWING, ETC.

Consider the circuit in Figure 2.1 which is some kind of differential pair or so. You have two things to do for this exercise:

Derive the 3-dB bandwidth of the circuit and express the bandwidth in terms of transistor parameters and input voltage DC level.

How can you maximize the bandwidth? (No, $C_{L}$ cannot be touched this time...)

Also derive the input and output voltage range for which all transistors are in their saturation regions. Use a minimum number of parameters in your expression.
 kind of load.

Make valid assumptions and motivate them well in your solutions.
$\times$ This exercise will show that you have understood the relation between
schematics and small-signal expressions as well as large-signal operation.
$\times$ Don't forget to sanity check your results! Hint: what should the DC gain
be?
$\times$ Tip: the phrase "valid assumptions" is a very vague statement and you
could probably decide on your own what "valid" means ...

|  | No | Rev | Date | Repo/Course | Page |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ㅆ. Linköping University <br> INSTITUTE OF TECHNOLOGY | 1002 | 20100611 | 20100611 | TSTE08 | 6 of 8 |
|  | Title | TSTE08, Analog and Discrete-time Integrated Circuits, 20100611 |  |  | ID jacwi50 |

## 3. NOISE

Consider the circuit in Figure 3.1 which consists of two PMOS and one NMOS transistor. With your experience you see that it is a common-gate stage.

Assume that all transistors are noisy and derive the total output noise power and the input-referred noise spectral density of the circuit.

Once again, this is a rather standard exercise for which you will find answers in the books and notes. Therefore, we require clear illustrative solutions.

Also, express how the input-referred noise depends on the width of the transistor connected to $V_{b 3}$. Sketch a diagramme showing the noise spectral density as function of $W_{3}$.


Figure 3.1: Phew! Three transistors...
$\times$ Tip 1: Parts of this exercise is found in the course exercise manual!
$\times$ Tip 2: Use all the symmetries to speed up your conclusions.
$\times$ Tip 3: To find max SNR, minimize the expression w.r.t. the number of parameters.
x Don't forget that you have to consider the total noise power at the output. Hint: use the noise brickwall bandwidth: $p_{1} / 4$ (see for exampleJohns Martin).

|  | No | Rev | Date | Repo/Course | Page |
| :---: | :---: | :---: | :---: | :---: | :---: |
| * Linköping University | 1002 | 20100611 | 20100611 | TSTE08 | 7 of 8 |
| institute of technology | Title | TSTE08, Analog and Discrete-time Integrated Circuits, 20100611 |  |  | ID jacwi50 |

4. OP/OTA

OK, so a question about OP/OTA. Consider the feedback configuration in Figure 4.1. Now, assume the following transfer characteristics for the open-loop amplifier:

$$
\begin{equation*}
v_{O P, \text { out }}(s)=v_{O P, \text { in }}(s) \cdot \frac{A_{0}}{1+s / p_{1}} \text { where } A_{0} \text { is a finite constant. } \tag{4.1}
\end{equation*}
$$

Assume that the $p_{1}$ pole does not shift its position when the OP/OTA is in a feedback configuration. (This means that the $p_{1}$ pole is set internally in the OP/OTA and independent on the load).

Derive the overall transfer function for the amplifier and express two shortcomings compared to an ideal amplifier that this configuration suffers from, i.e., compare your results with the ideal transfer function:

$$
\begin{equation*}
v_{\text {out }}(s)=-\frac{R_{0}}{R_{1}} \cdot v_{i n} \tag{4.2}
\end{equation*}
$$

x Don't just answer: property $X$ is different. Isolate the property in your expression, motivate how and what impact it has on the overall transfer function!

Also, assume that the maximum output current that can be delivered to the output is given by $I_{0}$. Derive how the swing of the OP/OTA in feedback configuration is affected by this limited current! Give an illustrative example.


Figure 4.1: Closed-loop gain configuration.

|  | No | Rev | Date | Repo/Course | Page |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Linköping University | 1002 | 20100611 | 20100611 | TSTE08 | 8 of 8 |
| Title | TSTE08, Analog and Discrete-time Integrated Circuits, <br> 20100611 | ID jacwi50 |  |  |  |

## 5. SWITCHED CAPACITOR CIRCUITS

x Whew! Finally... the last question (this time...)

Consider the circuit in Figure 5.1 where you have an input signal, $v_{i n}$, two main capacitors, $C_{1}$ and $C_{2}$ (and a parasitic load, $C_{\text {out }}$ ), two non-overlapping clock phases, $\phi_{1}$ and $\phi_{2}$.

The buffer is ideal and is connected in a negative feedback configuration achieving unity gain. The switches operate at the sample frequency $f_{s}=1 / T$. For now we assume that the switches are ideal too and that the input is driven by an ideal source.


Figure 5.1: An SC circuit.
Derive the transfer function from input to output in a discrete-time sense, i.e., how relates $v_{\text {out }}(n T)$ and $V_{\text {out }}(z)$ to $v_{\text {in }}(n T)$ and $V_{\text {in }}(z)$ as well as $v_{R}(n T)$ and $V_{R}(z)$. Express the transfer function in the z-domain, i.e. $H(z)$ where $z$ refers to the sample period as $z=e^{j \omega T}$. Show all steps to demonstrate your answer. Be careful with half-delays!

Explain if the circuit is sensitive to parasitics or not.
What kind of circuit is this? How does the transfer functions change with $C_{1}$ and $C_{2}$ ?
x Once again! Don't be overwhelmed by the size of the exercise. Any (reasonable) try to answer the question can give you credit!

