

Linköping University

| No                               | Rev                                                              | Date       | Repo/Cou                | rse    | Page    |  |
|----------------------------------|------------------------------------------------------------------|------------|-------------------------|--------|---------|--|
| 1001                             | 20100316                                                         | 2010-03-16 | TSTE08                  |        | 1 of 11 |  |
| Title                            | TSTE08, Analog and Discrete-time Integrated Circuits, 2010-03-16 |            |                         |        |         |  |
| File                             | TSTE08_1001_XQ_exam_20100316                                     |            |                         |        |         |  |
| Туре                             | EX Written exam, TENA                                            |            | Area                    | TSTE08 |         |  |
| Created<br>by                    | J Jacob Wikner                                                   |            | Approved J Jacob Wikner |        |         |  |
| Issued by J Jacob Wikner jacwi50 |                                                                  | Class      | Public                  |        |         |  |
|                                  |                                                                  |            |                         |        |         |  |

#### TSTE08, Analog and Discrete-time Integrated Circuits, 2010-03-16 Written exam, TENA

| Date and time       | 2010-03-16, 8.00 - 12.00                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Locations           | U3, U4, and U6                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Responsible teacher | · J Jacob Wikner, jacwi50, +46-70-5915938                                                                                                                                                                                                                                                                                                           |  |  |  |
| Aid                 | Any written and printed material, including books.                                                                                                                                                                                                                                                                                                  |  |  |  |
|                     | Note! No pocket calculator, no laptops, no ipods, no telephones, no internet.                                                                                                                                                                                                                                                                       |  |  |  |
| Instructions        | A maximum of 25 points can be obtained, 10 points are required<br>to pass, 15 for a grade four, and 20 for a grade five. (Hint! <b>Be</b><br><b>strategic</b> when you pick exercises to solve. You have five<br>exercises in four hours and you could therefore spend some 45<br>minutes on each exercise.<br>That leaves you 15 minutes to relax) |  |  |  |
|                     | Note that a <b>good motivation to your answer</b> must be included in your solutions in order to obtain maximum number of points! With "motivation" adequate mathematical derivations are understood (and not only text).                                                                                                                           |  |  |  |
|                     | Also note that the questions in this exam are divided into logical (?) sections.                                                                                                                                                                                                                                                                    |  |  |  |
|                     | You may use Swedish, English or German in your answers.                                                                                                                                                                                                                                                                                             |  |  |  |
|                     | Notice that some questions are <b>"hidden" in the text</b> and therefore: read the instructions carefully!                                                                                                                                                                                                                                          |  |  |  |
|                     | * Notice also that eventhough you do not fully<br>know the answer, please add some elaborations<br>on your reasoning around the question. Any<br>(good) conclusions might add up points in the<br>end.                                                                                                                                              |  |  |  |
| Results             | Available by 2010-04-01                                                                                                                                                                                                                                                                                                                             |  |  |  |

#### Outline

| 1.Miscellaneous: CMOS, Performance, Etc. (5 p) | 2   |
|------------------------------------------------|-----|
| 2.Gain Stages (5 p)                            | 3   |
| 3.Noise (5 p)                                  | .4  |
| 4.High-Gain Stages (OP/OTA) (5 p)              | . 5 |

|                            | No       | Rev                 | Date             | Repo/Course               | Page                       |
|----------------------------|----------|---------------------|------------------|---------------------------|----------------------------|
| Linköping University       | 1001     | 20100316            | 2010-03-16       | TSTE08                    | 2 of 11                    |
| INSTITUTE OF TECHNOLOGY    | Title    | TSTE08, An<br>03-16 | alog and Discret | e-time Integrated Circuit | s, 2010- <b>ID</b> jacwi50 |
| 5.Switched Capacitor Circu | its (5 p | )                   |                  |                           | 6                          |

No
Linköping University 1001
INSTITUTE OF TECHNOLOGY

## **1. MISC: CMOS, PERFORMANCE, ETC.**

You just graduated from the University and has got your first employment. Your task is to implement an analog circuits using new CMOS building blocks.

The strange thing with the technology provided is that in the saturation region the current of the transistor is now given by:

$$I_D = \alpha \cdot V_{eff}^3 \cdot \left(1 + \lambda^2 \cdot V_{ds}^2\right), \text{ where } \alpha = \frac{\mu_0 C_{ox}}{2V_0} \cdot \frac{W}{L}.$$
(1.1)

 $V_{eff} = V_{gs} - V_t$  and  $\lambda \cdot V_{ds} < 1$  are the "normal" definitions, but the parameter  $V_0$  is added to compensate for the cube of  $V_{eff}$ . This transistor is in its saturation region as long as  $V_{eff} < V_{ds}$  and is on as long as  $V_{eff} < 0$ . Assume the linear region behaves as "usual".

Elaborate on the characteristics of transconductance  $(g_m)$ , gain  $(A_0 = g_m/g_{ds})$ and output impedance  $(r_{out} = 1/g_{ds})$  for this type of transistor. **Derive these parameters and express them using compact formulae suitable for hand calculations!** 

**Sketch the DC transfer curve** for this type of NMOS transistor used in a common-source amplifier with resistive load towards the positive supply (see Figure 1.1). Indicate the transistor operating regions in your graph and the break points by **referring to the parameters you just derived**.

Since you are a very pro-active person, also show your product manager what would happen if you would have a general transistor model as:



(1.2)

$$I_D = \alpha \cdot V_{eff}^a \cdot \left(1 + \left(\lambda \cdot V_{ds}\right)^b\right)$$
,

(where  $a \ge 1$  and  $b \ge 1$  are real numbers and we assume that  $\alpha$  will be adjusted to  $\alpha/V_0^{a-2}$ ) by illustrating for him/her what a and b values should be used to obtain a high-quality transistor suitable for analog amplifier design?

*x* This exercise will show that you have understood basic small-signal properties and desirable features of a transistor.

*x* Tip: eq (1.1) is a subset of eq (1.2) ...

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50

# (5 P)

Linköping University

 No
 Rev
 Date
 Repo/Course
 Page

 1001
 20100316
 2010-03-16
 TSTE08
 4 of 11

 Title
 TSTE08, Analog and Discrete-time Integrated Circuits, 2010
 ID jacwi50

## 2. GAIN STAGES

Consider the circuit in Figure 2.1 which shows some strange circuit driven by a cascoded current source. You can assume that the reference current,  $I_0$ , is generated by a wide swing current mirror hence the two additional transistors illustrated in the figure. The  $\phi_1$  and  $\check{\phi}_1$  are two non overlapping switching phases.

**Determine the input and output range of the circuit that guarantees all transistors but M3 to be operating in the saturation region**. Motivate your choise of bulk connections.

To properly present your results, **sketch the input and output waveforms**,  $v_{in}$  and  $v_{out}$ , for a couple of switched phases provided an input  $(v_{in})$  sinusoid at a frequency lower than the switching frequency. The input sinusoid should cover the whole input range as defined before. Clearly indicate time, amplitude, etc.

Power consumption is of concern. What happens to your input and output range if you reduce  $I_0$  to 50 % of its original value? What happens to the bandwidth and DC gain of the circuit for the same case?



Figure 2.1: A circuit.

#### Why is this topology chosen for this kind of circuit?

- *x* This exercise will show that you have understood the relation between schematics and small-signal expressions as well as large-signal operation.
- *x* Please do not feel that the exercise is too large for the exam. Answer the questions as good as you can. Any good answers can give you some

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50

## (5 P)



#### credit!

\* Tip: When calculating DC gain, do a clever assumption w.r.t. the output resistance of the gain stage and w.r.t. the M3 operating region to save time.

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50



| No    | Rev                  | Date       | Repo/Course | Page    |
|-------|----------------------|------------|-------------|---------|
| 1001  | 20100316             | 2010-03-16 | TSTE08      | 6 of 11 |
| Title | TSTE08, Ana<br>03-16 | ID jacwi50 |             |         |

## 3. NOISE

(5 P)

Consider the circuit in Figure 3.1. It is a hmmm-hmm-hmm stage consisting of a hmm-hmmm mirror. Assume that the mirror ratio is 1 to 1, i.e., M2 and M3 are of same size. Also assume all transistors are operating in their saturation region.

Further on, the layout of the circuit has been done by someone without "5+ years of experience" which means that the supplies and grounds will pick up noise. We can assume that the  $V_{sso}$  nodes are well-defined, i.e., true ground. However  $V_{sst}$  is not and the supplies  $V_{DD1}$  and  $V_{DD2}$  most certainly are not. We can assume that the noise voltages at each on of these three nodes correspond to the noise of 50-Ohm resistors, so the single-sided noise spectral density in each node is  $S_0(f)=4kTR=200kT$ .

And guess what? **All transistors are noisy** too, but we limit the exercise to only consider their thermal noise. So, you have in total six noise sources in this small circuit.



Figure 3.1: A simple (?) circuit.

#### Calculate the output- and input-referred noise spectral densities!

**Elaborate on how you could maximize the signal-to-noise power ratio (SNR) at the output.** Assume that the **output signal** swings from ground to supply and has a frequency within the operating bandwidth of the circuit, i.e., disregard the fact that the transistors have to be saturated for a short moment in your life. The load capacitance,  $C_L$ , cannot be reduced.

x Well, this exercise will show that you have understood ... errh ... noise?

*x* Tip: Use symmetries in the circuit to speed up your calculations! Identify what kind of amplifier stage you have for different noise source and use the symmetry.

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50



*x* Tip: Use for example the brickwall noise bandwidth to find the total noise power.

x Don't forget to sanity check your results!



 No
 Rev
 Date
 Repo/Course
 Page

 1001
 20100316
 2010-03-16
 TSTE08
 8 of 11

 Title
 TSTE08, Analog and Discrete-time Integrated Circuits, 2010
 ID jacwi50

## 4. HIGH-GAIN STAGES (OP/OTA)

OK, so normally we want really high gain in our amplifiers, but why? For example, assume you want a closed-loop small-signal gain of two,  $A_{CL}=2$ , you could connect two resistors in a feedback configuration as shown in Figure 4.1 and then choose  $R_0=2R_1$ . (Ignore the inversion for now)

# So, why don't you use an open-loop amplifier with a small-signal gain of two, $A_0=2$ , instead? Or would you? Outline pros and cons for the two approaches.

**Motivate your answer by comparing** a single-ended output, two-stage amplifier using negative feedback as in Figure 4.1 with an open-loop common-source stage with  $A_0=2$ .

**First, present and motivate a circuit solution for the low-gain common-source stage.** With "motivate" we understand that you must show the schematic, clarify how transistor sizes, currents, DC operating points, and gain are related. Use first-order approximations. Notice that for low-gain stages, quite a few parameters are dependent on eachother and can be used to derive compact formulas.



Figure 4.1: Closed-loop gain configuration and a two-stage amplifier.

**Then, touch on two items such as for example:** input and output range (IR, CMR, OR), speed ( $p_1$ ,  $\omega_{ug}$ ), gain ( $A_0$  vs  $A_{CL}$ ), phase margin, sensitivity (mismatch, PSRR), driving capability (I, SR), linearity (THD), noise, power consumption, etc.

*x* Notice! As stated you do not have to cover all items above for maximum point, pick two that illustrate differences between the two types of amplifiers and motivate which one of the two amplifiers is most suitable w.r.t. to that item. Tip: quite a few of the motivations are found in the

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50

### (5 P)

#### course literature!

- x Don't just answer: SR is higher for amplifier B. Motivate why!!!
- x Don't forget the motivation of your multiply-by-two open-loop circuit!
- x In short: show that you understand the fundamental basics of analog building blocks!



|    | Rev                  | Date                  | Repo/Course                   | Page              |
|----|----------------------|-----------------------|-------------------------------|-------------------|
| 01 | 20100316             | 2010-03-16            | TSTE08                        | 10 of 11          |
| le | TSTE08, Ana<br>03-16 | alog and Discrete-tir | me Integrated Circuits, 2010- | <b>ID</b> jacwi50 |

#### 5. SWITCHED CAPACITOR CIRCUITS

(5 P)

*x* Whew! Finally... the last question (this time...).

A Ph.D. student at our department is currently looking at high-speed switchedcapacitor circuit. Now you will help him out a bit...

Consider the circuit in Figure 5.1 where you have an input signal,  $V_{in}$ , two capacitors,  $C_{in}$  and  $C_{out}$ , two non-overlapping clock phases,  $\phi_1$  and  $\phi_2$ . The buffer is ideal and is connected in a negative feedback configuration achieving unity gain. The switches operate at the sample frequency  $f_s = 1/T$ . For now we assume that the switches are ideal too and that the input is driven by an ideal source.



Figure 5.1: An SC circuit

Derive the transfer function from input to output in a discrete-time **sense**, i.e., how relates  $v_{out}(nT)$  and  $V_{out}(z)$  to  $v_{in}(nT)$  and  $V_{in}(z)$ . Express the transfer function in the z-domain, i.e. H(z) where z refers to the sample period as  $z = e^{j\omega T}$ .

Assume now that you have a spectrum analyzer measuring the continuous-time voltage,  $v_{out}(t)$ , sketch the transfer function in the frequency domain. NOT IN THE SAMPLED DOMAIN! Clearly identify power levels, frequencies, etc. What is the DC gain?

What kind of circuit is this? Elaborate on how the transfer function changes with the ratio of  $C_{in}/C_{out}$  and then explain if the circuit is sensitive to parasitics or not?

*x* Show that you after four years at the University have understood the concepts of sampled signals and the relationship between continuoustime and discrete-time frequency domains.

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50



*x* Once again! Don't be overwhelmed by the size of the exercise. Any (reasonable) try to answer the question can give you credit!

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ESPrint Date: 01/11/12, 09:50