| SUNGS UNIVER                          | No      | Rev     | Date                           | Repo/Cours | se                | Page     |  |  |  |
|---------------------------------------|---------|---------|--------------------------------|------------|-------------------|----------|--|--|--|
| SITET                                 | 0024    | P6A     | 2014-02-07                     | ANTIK      |                   | 5 of 202 |  |  |  |
| S S S S S S S S S S S S S S S S S S S | Title   | ANTIK   | ANTIK Exercises 2014           |            |                   |          |  |  |  |
| TO BINGS UNIVERSIT                    | File    | ANTIK_  | _0024_LN_exerciseManualSolutio | ns_P6A.odt |                   |          |  |  |  |
| Linköping University                  | Туре    | LN E    | xercise manual - Solutions     | Area       | es : docs : antik |          |  |  |  |
| INSTITUTE OF TECHNOLOGY               | Created | J Jacob | Wikner                         | Approved   | J Jacob Wikner    |          |  |  |  |
|                                       | Issued  | J Jacob | Wikner, jacwi50                | Class      | Public            |          |  |  |  |

# **ANTIK Exercises 2014**

# **General information**

Welcome to the 2012 versions of the ATIK and ANIK courses. Jointly referred to as the ANTIK courses. This is your exercise manual for this year and more information is found at:

### http://www.es.isy.liu.se/courses/A\*IK/lessons.html

We are currently compiling most of our material in a more handy format and you now find the new generation of our exercises manual. Unfortunately this (this year) implies that some of the solutions are found in multiple other sources. We have however indicated where to find the solutions in the exercises of this document.

K -- Kompedium

J&M - Johns & Martin

S - Schaumann

The teaching assistant can guide you through how to find the answers to the questions.

x As usual it is suggested to not print the whole document. Keep your laptop next to you... save some trees.

### Exercises

| Exercise section 1: Introduction                             | 9  |
|--------------------------------------------------------------|----|
| 1.1. Definitions of voltages and currents                    | 10 |
| 1.2. (Approximate) Device equations                          | 11 |
| 1.3. Circuit noise                                           | 13 |
| Exercise section 2: DC Analysis                              | 14 |
| 2.1. DC analysis on a common-source gain stage with cascodes | 15 |
| 2.2. DC analysis of a bias circuit                           | 16 |
| 2.3. DC analysis of a common-gate amplifier                  | 17 |
| 2.4. Simple gain stages with passive load                    |    |
| Exercise section 3: AC analysis                              | 21 |
| 3.1. Derivation of small-signal parameters 1                 | 22 |
| 3.2. Derivation of small-signal parameters 2 (K7)            | 23 |
| 3.3. Small-signal parameters (K8)                            | 24 |
| 3.4. Common-gate amplifier with non ideal input source       | 25 |
| 3.5. Common-gate amplifier input impedance (K3)              | 27 |
| 3.6. Amplifier stages with active load                       | 28 |

Print Date: 02/17/14, 07:58

| Linköping University               | <b>No</b><br>0024                     | <b>Rev</b><br>P6A | <b>Date</b><br>2014-02-07 | <b>Repo/Course</b><br>ANTIK | <b>Pag</b><br>6 of | <b>je</b><br>202                      |
|------------------------------------|---------------------------------------|-------------------|---------------------------|-----------------------------|--------------------|---------------------------------------|
| The survey institute of technology | Title                                 | ANTIK E           | ID                        | jacwi50                     |                    |                                       |
| 3.7. Current mirrors               |                                       |                   |                           |                             |                    |                                       |
| 3.8. Gain stages with cascode      | S                                     |                   |                           |                             |                    |                                       |
| Exercise section 4: Differentia    | al gain :                             | stages            |                           |                             |                    | 3                                     |
| 4.1. A single-ended differential   | l gain sta                            | age               |                           |                             |                    |                                       |
| 4.2. Differential stage with pas   | sive loa                              | d                 |                           |                             |                    |                                       |
| 4.3. Differential signals          |                                       |                   |                           |                             |                    | 2                                     |
| xercise section 5: OTAs and        | l OPs                                 |                   |                           |                             |                    | 2                                     |
| 5.1. OP and OTA                    |                                       |                   |                           |                             |                    | 4                                     |
| 5.2. Current mirror OTA            |                                       |                   |                           |                             |                    | 4                                     |
| 5.3. A simplified model of a two   | o-stage                               | operationa        | I transconductance        | amplifier                   |                    | 4                                     |
| 5.4. A two-stage OTA without       | compen                                | sation circu      | uit                       |                             |                    |                                       |
| 5.5. Feedback modes (K2)           |                                       |                   |                           |                             |                    |                                       |
| 5.6. Feedback factor (K4)          |                                       |                   |                           |                             |                    |                                       |
| 5.7. Compensation of a two-sta     | age OTA                               | ۹                 |                           |                             |                    |                                       |
| 5.8. A folded-cascode OTA          |                                       |                   |                           |                             |                    | 6                                     |
| 5.9. OP application (K9)           |                                       |                   |                           |                             |                    | 6                                     |
| 5.10. Gm-C application (K10)       |                                       |                   |                           |                             |                    | 6                                     |
| 5.11. OP/OTA stability             |                                       |                   |                           |                             |                    |                                       |
| Exercise section 6: Noise in C     | CMOS o                                | circuits          |                           |                             |                    | 6                                     |
| 6.1. Noise in a multi-stage amp    | plifier                               |                   |                           |                             |                    | 6                                     |
| 6.2. Noise in CMOS circuits        |                                       |                   |                           |                             |                    | ·····                                 |
| 6.3. Noise in an amplifier         |                                       |                   |                           |                             |                    |                                       |
| 6.4. Noise in a common-source      | e amplifi                             | er biased l       | by a current mirror       |                             |                    | ······                                |
| 6.5. Opamp noise (K6)              |                                       |                   |                           |                             |                    | 7                                     |
| 6.6. Opamp noise 1                 |                                       |                   |                           |                             |                    |                                       |
| 6.7. Opamp noise 2                 |                                       |                   |                           |                             |                    | 8                                     |
| 6.8. Opamp noise 3                 |                                       |                   |                           |                             |                    | 8                                     |
| Exercise section 7: Continuou      | us-time                               | Filters           |                           |                             |                    | 8                                     |
| 7.1. FIISt-Order Tilter            |                                       |                   |                           |                             |                    | ۶ ۱۰۰۰                                |
| 7.2. Higher order filters starting | a point (                             |                   |                           |                             |                    | ۶<br>ب                                |
|                                    | y point (                             | S S.S)            |                           |                             |                    | ه۶                                    |
| 7.4. Biquads (S 5.4)               |                                       |                   |                           |                             |                    |                                       |
| 7.5. Tow-monas (S 5.6)             | · · · · · · · · · · · · · · · · · · · |                   |                           |                             |                    | ····· · · · · · · · · · · · · · · · · |
| 7.0. Selisitivity analysis (5.5.7) | )                                     |                   |                           |                             |                    |                                       |
| 7.8 Puttonworth L D filtor         |                                       |                   |                           |                             |                    |                                       |
| 7.8. Bullerworth LF-Iliter         |                                       |                   |                           |                             |                    |                                       |
| 7.10 Buttenworth PS filter         |                                       |                   |                           |                             |                    | ····· · · · · · · · · · · · · · · · · |
| 7 11 A doubly resistive termin     | ated lad                              | der networ        |                           |                             |                    | ······                                |
| 7.12 First order CmC filter (Ex    | a ieu 1aŭ<br>/ 15 つ I                 |                   | κ                         |                             |                    | ····· · · · · · · · · · · · · · · · · |
| 7.13 Second_order GmC filter       | (Ev 15                                | 3 (8.M)           |                           |                             |                    | ····· · · · · · · · · · · · · · · · · |
| 7 14 Active filtere (K11)          | (∟∧. 10.                              | 5 56tvi)          |                           |                             |                    | ······                                |
| 7 15 Active filtere (K12)          |                                       |                   |                           |                             |                    |                                       |
| 1.10. ACTIVE HILEIS (IN 12)        |                                       |                   |                           |                             |                    |                                       |
| 7 16 Active filters (K13)          |                                       |                   |                           |                             |                    |                                       |
| 7.16. Active filters (K13)         |                                       |                   |                           |                             |                    | ۱۱۱۰<br>۱ <i>۱</i>                    |

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES Print Date: 02/17/14, 07:58

| Linköping University              | <b>No</b><br>0024 | <b>Rev</b><br>P6A | <b>Date</b><br>2014-02-07 | <b>Repo/Course</b><br>ANTIK | <b>Pag</b><br>7 of | <b>je</b><br>202 |
|-----------------------------------|-------------------|-------------------|---------------------------|-----------------------------|--------------------|------------------|
| Messon of technology              | Title             | ANTIK Exe         |                           | ID                          | jacwi50            |                  |
| 7.19. Leapfrog filters (K16)      |                   |                   |                           |                             |                    | 105              |
| 7.20. Leapfrog filters (K17)      |                   |                   |                           |                             |                    | 108              |
| 7 21 Leapfrog filters (K18)       |                   |                   |                           |                             |                    | 109              |
| 7 22 Gyrators (K19)               |                   |                   |                           |                             |                    | 110              |
| 7.23 Gm-C filters (K20)           |                   |                   |                           |                             |                    |                  |
| 7.24. Gm-C filter parasitics (K2  | 21)               |                   |                           |                             |                    |                  |
| 7.25. Gm-C filters (K22)          | ,                 |                   |                           |                             |                    | 113              |
| Exercise section 8: Switched      | Capaci            | tor circuits.     |                           |                             |                    | 114              |
| 8.1. Switched capacitor accum     | ulator 1.         |                   |                           |                             |                    | 115              |
| 8.2. Switched capacitor accum     | ulator 2          |                   |                           |                             |                    | 117              |
| 8.3. Switched capacitor circuit   | 1                 |                   |                           |                             |                    | 119              |
| 8.4. Switched capacitor circuit   | 2                 |                   |                           |                             |                    | 121              |
| 8.5. Switched capacitor circuit   | 3                 |                   |                           |                             |                    | 124              |
| 8.6. Switched capacitor circuit   | 4                 |                   |                           |                             |                    | 126              |
| 8.7. Switched capacitor circuit   | 5                 |                   |                           |                             |                    | 129              |
| 8.8. SC circuit (K25)             |                   |                   |                           |                             |                    | 132              |
| 8.9. SC circuit (K26)             |                   |                   |                           |                             |                    | 134              |
| 8.10. SC circuit (K27)            |                   |                   |                           |                             |                    | 136              |
| 8.11. SC circuit (K28)            |                   |                   |                           |                             |                    | 138              |
| 8.12. Clock feedthrough (K29)     |                   |                   |                           |                             |                    | 139              |
| 8.13. Switch sharing (K30)        |                   |                   |                           |                             |                    | 140              |
| 8.14. SC circuit (K37)            |                   |                   |                           |                             |                    | 141              |
| 8.15. Signal switching (K39)      |                   |                   |                           |                             |                    | 142              |
| 8.16. Sampled noise (K24)         |                   |                   |                           |                             |                    | 143              |
| Exercise section 9: SC filters.   |                   |                   |                           |                             |                    | 144              |
| 9.1. SC filter building blocks (K | (36)              |                   |                           |                             |                    | 145              |
| 9.2. Bilinear integrator (K38)    |                   |                   |                           |                             |                    | 146              |
| 9.3. LDI transform (K31)          |                   |                   |                           |                             |                    | 147              |
| 9.4. LDI transform (K32)          |                   |                   |                           |                             |                    | 148              |
| 9.5. SC filter 1                  |                   |                   |                           |                             |                    | 149              |
| 9.6. Filter scaling (K23)         |                   |                   |                           |                             |                    | 150              |
| 9.7. LDI SC filter (K33)          |                   |                   |                           |                             |                    | 151              |
| 9.8. SC elliptic filter (K34)     |                   |                   |                           |                             |                    | 152              |
| 9.9. SC filter (K35)              |                   |                   |                           |                             |                    | 153              |
| 9.10. SC filter (K40)             |                   |                   |                           |                             |                    | 154              |
| Exercise section 10: Data cor     | verters           | , Fundame         | ental                     |                             |                    |                  |
| 10.1. D/A swing (Q 11.1 J&M)      |                   |                   |                           |                             |                    |                  |
| 10.2. SNR (Q 11.2 J&M)            |                   |                   |                           |                             |                    |                  |
| 10.7. INL/DNL (Q 11.7 J&M)        |                   |                   |                           |                             |                    |                  |
| Eversion anation 44: Data and     |                   |                   |                           |                             |                    | 470              |
| Exercise section 11: Data cor     |                   | , DAC             |                           |                             |                    |                  |
| 11.4. R-2R ladder DAC (Q 12.7     | i î J&M)          |                   |                           |                             |                    | 174              |
| Exercise section 12: Data cor     | verters           | , ADC             |                           |                             |                    | 175              |
| Exercise section 13: Transmis     | ssion I i         | nes               |                           |                             |                    |                  |
| 13.1. Transmission line basics    |                   |                   |                           |                             |                    |                  |
|                                   |                   |                   |                           |                             |                    |                  |

| AND THE REAL PROPERTY AND A REAL PROPERTY AND | No        | Rev                       | Date                 | Repo/Course | Pag | ge       |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------|----------------------|-------------|-----|----------|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0024      | 0024 P6A 2014-02-07 ANTIK |                      |             |     | 8 of 202 |  |  |
| Mucs userer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Title     | ANTIK EX                  | xercises 2014        |             | ID  | jacwi50  |  |  |
| Exercise section 14: Decoupli                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ing Cap   | acitors a                 | nd Power System      | s           |     |          |  |  |
| 14.1. Board-level bypass capa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | citor     |                           |                      |             |     |          |  |  |
| 14.2. Highest effective frequer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ncy of a  | bypass "de                | ecap" (decoupling ca | apacitor)   |     | 185      |  |  |
| 14.3. Non-ideal decaps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                           |                      |             |     | 186      |  |  |
| 14.4. To be added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |                           |                      |             |     |          |  |  |
| 14.5. To be added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |                           |                      |             |     |          |  |  |
| Exercise section 15: Timing a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | nd Mis    | cellaneou                 | s                    |             |     |          |  |  |
| 15.1. Loop filter of a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |                           |                      |             |     |          |  |  |
| 15.2. Sources of jitter and skew                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N         |                           |                      |             |     | 191      |  |  |
| 15.3. PLL division ratio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                           |                      |             |     | 192      |  |  |
| 15.4. PLL jitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           |                           |                      |             |     | 193      |  |  |
| 15.5. Clock drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                           |                      |             |     |          |  |  |
| Exercise section 16: Compute                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | er-aideo  | lessons.                  |                      |             |     |          |  |  |
| 16.1. Amplifier stages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |                           |                      |             |     |          |  |  |
| 16.2. Opamp application 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |                           |                      |             |     |          |  |  |
| 16.3. Opamp application 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |                           |                      |             |     |          |  |  |
| 16.4. Compensation of opamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | s         |                           |                      |             |     |          |  |  |
| 16.5. Filters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |                           |                      |             |     |          |  |  |
| 16.6. Nonideal decoupling cap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | acitors ? | 1                         |                      |             |     | 201      |  |  |
| 16.7. Non-ideal decoupling cap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | oacitors  | 2                         |                      |             |     | 202      |  |  |
| 16.8. INL/DNL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |                           |                      |             |     |          |  |  |

# **Document history**

| Rev | Date          | Comment                                                 | Issued/Created by                                                                                                   |
|-----|---------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 0,1 | the old days. | Creation.                                               | Anton Blad, Erik Säll,<br>Robert Hägglund, K Ola<br>Andersson, Niklas U<br>Andersson, J Jacob<br>Wikner, etc., etc. |
|     |               |                                                         |                                                                                                                     |
| P2A | 2012-01-13    | Hard-core copy-paste from previous manual (framemaker). | Niklas U Andersson                                                                                                  |
| P3A | 2012-01-14    | Cleaned up a bit to make it a bit shorter.              | J Jacob Wikner                                                                                                      |
| P4A | 2012-01-26    | Added dummy section, Niklas added some missed answers   | Prakash Harikumar                                                                                                   |
| P5A | 2012-02-29    | Added some more answers.                                | J Jacob Wikner                                                                                                      |
| P6A | 2014-02-07    | Aligned with the exercise manual                        | J Jacob Wikner                                                                                                      |



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 9 of 202 ID jacwi50

**EXERCISE SECTION 1: INTRODUCTION** 

| ADPINGS UNIVER       |                         | No    | Rev                  | Date       | Repo/Course | Pag  | е       |
|----------------------|-------------------------|-------|----------------------|------------|-------------|------|---------|
| Linköping University | Linköping University    | 0024  | P6A                  | 2014-02-07 | ANTIK       | 10 c | of 202  |
|                      | INSTITUTE OF TECHNOLOGY | Title | ANTIK Exercises 2014 |            |             | ID   | jacwi50 |

# 1.1. Definitions of voltages and currents

As a quick reference, we have pasted the directions, and indicators to ports, currents, voltages, etc., for the NMOS and PMOS transistors in Figure 1.1.1.



Figure 1.1.1: Schematic symbols of (a) NMOS and (b) PMOS transistors with voltages and currents indicated.

# 1.2. (Approximate) Device equations

# General

For convenience we use a couple of 'abbreviations' and shorter forms, as:

$$v_{eff} = V_{GS} - V_T$$
 (and  $v_{eff} = V_{SG} - V_T$  for PMOS) is the effective gate voltage. (1)

$$\alpha = \frac{\mu_0 C_{ox}}{2} \cdot \frac{W}{L}, \quad K = \mu_0 C_{ox}, \quad \beta = K \cdot \frac{W}{L}, \quad S = \frac{W}{L}$$
(2)

$$\lambda = \frac{1}{V_{o}}$$
 is the channel length modulation. (3)

(Notice the deliberately "sloppy" notation with lower and upper cases.)

# **NMOS transistors**

Cut-off region (subtreshold):

$$V_{GS} < V_T$$
 or  $v_{eff} < 0$  (4)

$$I_{D} \approx 0 \tag{5}$$

\* The current is considered to be more or less 0 for hand calculations. It should however be mentioned that nowadays one should not be too afraid to use the transistors in the sub-threshold region. As we get close to the threshold the gain of the transistor is comparatively

Linear region:

$$\frac{V_{GS} \ge V_T}{V_{DS} < V_{GS} - V_T}, \text{ or } \frac{V_{DS} < v_{eff}}{V_{DS} < v_{eff}}$$
(6)

$$I_{D} \approx \frac{\mu_{0} \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot \left( 2(V_{GS} - V_{T}) \cdot V_{DS} - V_{DS}^{2} \right) = \alpha \cdot \left( 2v_{eff} V_{DS} - V_{DS}^{2} \right)$$
(7)

Saturated region:



$$V_{GS} \ge V_T, \text{ or } v_{eff} > 0$$

$$V_{DS} \ge V_{GS} - V_T, \text{ or } V_{DS} \ge v_{eff}$$
(8)

$$I_D \approx \frac{\mu_0 \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot (V_{GS} - V_T)^2 \cdot \left(1 + \frac{V_{DS}}{V_{\theta}}\right) \approx \alpha \cdot v_{eff}^2$$
(9)

Threshold voltage:

$$V_T \approx V_{T,0} + \gamma \cdot \left(\sqrt{2\Phi_F - V_{BS}} - \sqrt{2\Phi_F}\right)$$
(10)

*x* The higher source-bulk voltage the higher the threshold voltage, i.e., bad.

### **PMOS transistors**

Cut-off region (subtreshold):

$$V_{SG} < V_T$$
 or  $v_{eff} < 0$  (11)

$$I_D \approx 0 \tag{12}$$

Linear region:

$$\frac{V_{SG} \ge V_T}{V_{SD} < V_{SG} - V_T}, \text{ or } \frac{V_{eff} > 0}{V_{SD} < V_{eff}}$$
(13)

$$I_{D} \approx \frac{\mu_{0} \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot \left[ 2(V_{SG} - V_{T}) \cdot V_{SD} - V_{SD}^{2} \right] = \alpha \cdot \left[ 2v_{eff} V_{SD} - V_{SD}^{2} \right]$$
(14)

Saturated region:

$$\frac{V_{SG} \ge V_T}{V_{SD} \ge V_{SC} - V_T}, \text{ or } \frac{V_{eff} > 0}{V_{SD} \ge V_{eff}}$$
(15)

$$I_D \approx \frac{\mu_0 \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot (V_{SG} - V_T)^2 \cdot \left(1 + \frac{V_{SD}}{V_{\theta}}\right) \approx \alpha \cdot v_{eff}^2$$
(16)

Threshold voltage:

$$V_T \approx V_{T,0} + \gamma \cdot \left(\sqrt{2\Phi_F - V_{SB}} - \sqrt{2\Phi_F}\right)$$
(17)

| UNINGS UNIVER        | No    | Rev         | Date       | Repo/Course | Page       |
|----------------------|-------|-------------|------------|-------------|------------|
| Linköping University | 0024  | P6A         | 2014-02-07 | ANTIK       | 13 of 202  |
|                      | Title | ANTIK Exerc | ises 2014  |             | ID jacwi50 |

# **1.3. Circuit noise**

# **Thermal noise**

The thermal noise spectral density at the gate of a CMOS transistor is

$$v_t^2(f) = \frac{4kT \cdot \gamma}{g_m}$$
(18)

where  $\gamma$  traditionally was 2/3, but nowadays it can be higher than 1.

# **Flicker noise**

The flicker noise spectral density at the gate of a CMOS transistor is

$$v_f^2(f) = \frac{K}{W L C_{ox} f}$$
(19)

where  $\frac{K}{K}$  is a constant.

Integrating the noise spectral density over a certain frequency band gives you the noise power. Notice that, in both cases, an infinite noise power is obtained if integrating over all frequencies.

### Approximate parameters for a 0.35-micron process

In Table 1.1 we have compiled some "older" process parameters for hand calculations that are also used throughout the exercises.

x Notice that more modern processes will have quite different values, but it is also more difficult to perform the hand calculations in the same way.

| Param.                         | Unit       | NMOS | PMOS | Comment                                             |
|--------------------------------|------------|------|------|-----------------------------------------------------|
| μ <sub>0</sub>                 | $cm^2/Vs$  | 400  | 130  | Charge mobility, "holes are slower than electrons". |
| C <sub>ox</sub>                | $nF/cm^2$  | 450  | 450  |                                                     |
| ν <sub>θ</sub>                 | V          | 33   | 20   | $L=1 \mu m$                                         |
| ν <sub>θ</sub>                 | V          | 100  | 50   | $L=5\mu m$                                          |
| <i>V</i> <sub><i>T</i>,0</sub> | V          | 0.47 | 0.62 | The PMOS typically has higher threshold voltage     |
| γ                              | $\sqrt{V}$ | 0.62 | 0.41 | but is less sensitive to bulk variations.           |
| $2\Phi_F$                      | V          | 0.86 | 0.82 |                                                     |

Table 1.1: Some typical values for handcalculations.

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 14 of 202

 ID
 jacwi50

EXERCISE SECTION 2: DC ANALYSIS

Linköping University

- Page 21

### 2.1. DC analysis on a common-source gain stage with cascodes

TSTE80 ATIC & TSEI30 ANTIK

 DC analysis on a common-source gain stage with cascodes. We neglect the body effect and channel-length modulation in the DC calculations (AC analysis is performed in Ex. 9).

We define the effective gate-source voltage of an NMOS transistor as

$$V_{eff,n} = V_{GS} - V_T$$
(1.1)

and, similarly, the effective source-gate voltage of a PMOS transistor as

 $V_{eff, p} = V_{SG} - V_T$  (different  $V_T$  for NMOS and PMOS transistors!)

We have the simplified current equation for a saturated transistor

$$I_D \approx \alpha \cdot V_{eff}^2$$
(1.2)

Since the transistor sizes are equal for M1 and M2, and they have the same drain current, they will also have the same  $V_{eff}$ . Similarly, M3 and M4 will have the same  $V_{eff}$ . For NMOS transistors (M1 and M2)

$$V_{eff,n} = \sqrt{\frac{I_D}{\alpha}} \approx 0.105 \text{ V}$$
(1.3)

and for PMOS transistors

$$V_{eff,p} = \sqrt{\frac{I_D}{\alpha}} \approx 0.185 \text{ V}$$
 (1.4)

(a different for NMOS and PMOS transistors!)

Thus,  $V_{in,DC} = V_{eff,n} + V_T = 0,105 + 0,47 \approx 0,58$  V.  $V_{bias,2}$  is not determined by the current alone, we also need to know  $V_{DS}$  for M1. We have

$$V_{bias, 2} = V_{DS, 1} + V_{GS, 2} = V_{DS, 1} + V_{eff, n} + V_T$$
  
(1.5)

To ensure that M1 is properly saturated we choose

$$V_{DS,1} = V_{eff,n} + 0.2 V$$
 (1.6)

and thus

$$V_{bias, 2} = 2 \cdot V_{eff, n} + V_T + 0.2 V \approx 0.88 V$$
 (1.7)

We make a similar analysis for the PMOS part and find that

$$V_{bias, 4} = V_{DD} - (V_{eff, p} + V_T) = 3.3 - (0.185 + 0.62) \approx 2.50 \text{ V}$$
 (1.8)

To ensure that M4 is properly saturated we set

 $V_{SD, 4} = V_{eff, p} + 0.2 \text{ V}$  and find that

$$V_{bias, 3} = V_{DD} - (2 \cdot V_{eff, p} + V_T + 0, 2) \approx 3, 3 - (2 \cdot 0, 185 + 0, 62 + 0, 2) = 2,11 \text{ V}$$
  
The output range is now given by the following relations

$$V_{out} \ge V_{DS, 1} + V_{eff, n} = 2 \cdot V_{eff, n} + 0.2 \approx 0.41 \text{ V}$$
 (1.9)

and

$$V_{out} \le V_{DD} - (V_{SD,4} + V_{eff,p}) = V_{DD} - (2 \cdot V_{eff,p} + 0.2) \approx 2.73 \text{ V}$$
 (1.10)

# 2.2. DC analysis of a bias circuit

TSTE80 ATIC & TSEI30 ANTIK

— Page 22

#### 2. DC analysis on a bias circuit.

Here we assume that all transistors are operating in the saturation region and that the channel-length modulation is neglected. Choose a suitable value of  $V_x$ , e.g.,  $V_x = 2V$ . The maximum current through the circuit is

$$I_D \le \frac{P_{diss}}{V_{DD}} = 5 \mu A \qquad (2.1)$$

The current through all the transistors is equal and

$$I_D = \frac{K_1 W_1}{2} (V_{DD} - V_x - V_{T1})^2$$
(2.2)

$$I_D = \frac{K_2 W_2}{2} (V_x - V_{bias} - V_{T2})^2$$
(2.3)

$$I_D = \frac{K_3 W_3}{2 L_3} (V_{bias} - V_{T3})^2 . \tag{2.4}$$

Moreover,

$$V_{T2} = V_{T0} + \gamma (\sqrt{2\Phi_F - V_{SB}} - \sqrt{2\Phi_F}) .$$
(2.5)

Eq. (2.1) and Eq. (2.4) gives

$$\frac{W_3}{L_3} = \frac{2I_D}{K_3(V_{bias} - V_{T3})^2} \approx 3.3 .$$
(2.6)

Eq. (2.1) and Eq. (2.2) gives

$$\frac{W_1}{L_1} = \frac{2I_D}{K_1(V_{DD} - V_x - V_{T1})^2} \approx 0.37 .$$
(2.7)

Eq. (2.5) yields

$$V_{T2} = 0.846 V$$
, (2.8)

and from Eq. (2.1) and Eq. (2.3) we obtain

$$\frac{W_2}{L_2} = \frac{2I_D}{K_2(V_x - V_{bias} - V_{T2})^2} \approx 0.56 .$$
(2.9)

 No
 Rev
 Date
 Repo/Course
 Page

 Unköping University
 0024
 P6A
 2014-02-07
 ANTIK
 17 of 202

 Title
 ANTIK Exercises 2014
 ID jacwi50

### 2.3. DC analysis of a common-gate amplifier

TSTE80 ATIC & TSEI30 ANTIK

-Page 23

3. DC analysis on a common-gate amplifier.

a) The transistor  $M_1$  is in the cut-off regime as long as  $V_{b1} - V_{T1} < V_1$  no (very small) current will flow through transistor  $M_1$  so the output voltage will be equal to  $V_{dd}$ .

When the input voltage is lower than, but close to,  $V_{b1} - V_{T1}$  the transistor will be saturated since  $V_{DS} = V_{out} - V_1 > V_{b1} - V_1 - V_T > 0$ , and  $V_{out}$  is close to  $V_{dd} \ge V_{b1}$ . The input voltage for which the transistor  $M_1$  enters the linear region is depending on the value of  $V_{b1}$ , and can be computed as follows.

b) The current through transistor  $M_1$  in saturation is

$$I_{D1} = \alpha (V_{b1} - V_1 - V_{T1})^2 (1 + \lambda (V_{out} - V_1))$$
(3.1)

In saturation the current through transistor  $M_1$  must equal  $I_{bias}$ .

$$I_{bias} = \alpha (V_{b1} - V_1 - V_{T1})^2 (1 + \lambda (V_{out} - V_1))$$
(3.2)

Solving for  $V_{out} - V_1$  gives the following expression.

$$V_{out} - V_1 = \frac{1}{\lambda} \frac{I_{bias}}{\alpha (V_{b1} - V_1 - V_{T1})} - \frac{1}{\lambda}$$
(3.3)

The transistor operates in the saturation region when  $V_{out} - V_1 = V_{b1} - V_1 - V_{T1}$ . Inserting Eq. (3.3) into previous equation and solving for  $V_1$  gives the input voltage where the transition between the saturation and linear operation appears.

### 2.4. Simple gain stages with passive load

TSTE80 ATIC & TSEI30 ANTIK

- Page 25

Simple gain stages with resistive load.
 First considering the common-source stage.
 The ESSS is shown in Figure 20, When R = 1

a) The ESSS is shown in Figure 30. Where R = 1/G.



Figure 30: The ESSS of a common-source gain stage with resistive load.

b) The transfer function can be computed by using nodal analysis in the output node.

$$g_{m1}V_{in} + V_{out}(g_{ds1} + G) = 0$$
(5.1)

The transfer function is

$$\frac{V_{out}}{V_{in}} = -\frac{g_{m1}}{g_{ds1} + G}$$
(5.2)

The output resistance can be computed by adding a voltage source  $V_x$  between the output node and ground. Then compute the current delivered by that voltage source when the input source/sources is zero ( $V_{in}$  equals zero).

$$\frac{V_x}{I_x}\Big|_{V_{in}=0} = \frac{1}{g_{ds1}+G} = R \parallel \frac{1}{g_{ds1}}$$
(5.3)

c) The transistor  $M_1$  is in the cut-off regime when  $V_{in}$  is below  $V_T$ , yielding the output voltage equal to  $V_{DD}$ . Increasing the input voltage will give the  $V_{ds1} > V_{gs1} - V_{T1} > 0$  and the transistor will operate in the saturation region and the output voltage will decrease quadratically with the input voltage. Increasing the voltage further will result in a transistor operating in the linear region and the output voltage will then decrease linearly with the input voltage.

d) Obviously,  $V_{in} > V_T$ . In the saturation region it holds that

$$V_{out} \approx V_{DD} - R\alpha (V_{in} - V_T)^2 . \qquad (5.4)$$

For saturation it is required that

$$V_{out} \ge V_{in} - V_T$$
. (5.5)

Combining Eq. (5.4) and Eq. (5.5) yields

$$(V_{in} - V_T)^2 + \frac{(V_{in} - V_T)}{R\alpha} - \frac{V_{DD}}{R\alpha} \le 0$$
. (5.6)

The maximum input voltage is computed with equality in Eq. (5.6), hence

$$V_{in,max} = V_T - \frac{1}{2R\alpha} + \sqrt{\frac{1}{4R^2\alpha^2} + \frac{V_{DD}}{R\alpha}}$$
(5.7)

(The solution ...  $-\sqrt{...}$  is obviously false, since it yields  $V_{in, max} < V_T$ )



TSTE80 ATIC & TSEI30 ANTIK

- Page 26

a) The ESSS of the common drain, common gate, and CMOS inverter is shown in Figure 31.



Figure 31: The ESSS for the a) common drain and b) common gate

b) Using nodal analysis at the output node gives the following DC gain and output resistance.

|                        | CS                         | CD                                | CG                         |
|------------------------|----------------------------|-----------------------------------|----------------------------|
| DC gain                | $\frac{g_{m1}}{g_{ds1}+G}$ | $\frac{g_{m1}}{g_{m1}+g_{ds1}+G}$ | $\frac{g_{m1}}{g_{ds1}+G}$ |
| Output resist-<br>ance | $\frac{1}{g_{ds1}+G}$      | $\frac{1}{g_{m1}+g_{ds1}+G}$      | $\frac{1}{g_{ds1}+G}$      |

c) Common-drain amplifier: The transistor  $M_1$  is cut off until  $V_{in} < V_{out} + V_T$ . Then will it be in the saturation region.

Common-gate amplifier: The transistor will be in the linear or saturation region when the input voltage is low. An increased voltage will result that the transistor will be cut off.

#### d)

e) The ESSS of the common-drain circuit with the bulk effect is shown in Figure 32.



Figure 32: The ESSS of the common-drain circuit including the bulk effect.

The transfer function is given by

$$\frac{V_{out}}{V_{in}} = \frac{g_{m1}}{g_{m1} + g_{mbs1} + g_{ds1} + G_{in}}$$
(5.8)

The ESSS of the common-gate amplifier when the bulk effect is considered is shown in

ID jacwi50



-Page 27

Figure 33.



Figure 33: The ESSS of a common-gate amplifier when the bulk effect is considered.

The transfer function is

$$\frac{V_{out}}{V_{in}} = \frac{g_{ds1} + g_{m1} + g_{mbs1}}{g_{ds1} + G_{in}}$$
(5.9)



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 21 of 202

 ID
 jacwi50

# EXERCISE SECTION 3: AC ANALYSIS

# 3.1. Derivation of small-signal parameters 1

TSTE80 ATIC & TSEI30 ANTIK

- Page 24

4. Derivation of small-signal parameters.

a) In the linear region we have the following expression for the current  $I_D$ .

$$I_D \approx \mu_0 \cdot C_{ox} \cdot \frac{W}{L} \cdot \left( (V_{GS} - V_T) \cdot V_{DS} - \frac{V_{DS}^2}{2} \right)$$

$$(4.1)$$

Further we have

$$g_m = \frac{dI_D}{dV_{GS}} = \mu_0 \cdot C_{os} \cdot \frac{W}{L} \cdot V_{DS} \qquad (4.2)$$

$$g_{ds} = \frac{dI_D}{dV_{DS}} = \mu_0 \cdot C_{ox} \cdot \frac{W}{L} \cdot (V_{GS} - V_T - V_{DS})$$
(4.3)

 $I_D$  is affected by the bulk-source voltage through variations in the threshold voltage, i.e.,

$$g_{mbs} = \frac{dI_D}{dV_{BS}} = \frac{\partial I_D}{\partial V_T} \cdot \frac{\partial V_T}{\partial V_{BS}} = -g_m \cdot \frac{\partial V_T}{\partial V_{BS}}$$
(4.4)

We have the following relation for the threshold voltage

$$V_T \approx V_{T,0} + \gamma (\sqrt{2\Phi_F - V_{BS}} - \sqrt{2\Phi_F})$$

$$(4.5)$$

yielding

$$\frac{\partial V_T}{\partial V_{BS}} = -\frac{\gamma}{2 \cdot \sqrt{2\Phi_F - V_{BS}}}$$
(4.6)

and thus

$$g_{mbs} = \frac{\gamma}{2 \cdot \sqrt{2\Phi_F - V_{BS}}} \cdot g_m \tag{4.7}$$

This relation is also valid in the saturated region.

b) In the saturated region we have the following expression for  $I_D$ 

$$I_D \approx \frac{\mu_0 \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot (V_{GS} - V_T)^2 \cdot (1 + \lambda \cdot V_{DS})$$
(4.8)

Thus

$$g_{m} = \frac{dI_{D}}{dV_{GS}} \approx \mu_{0} \cdot C_{ox} \cdot \frac{W}{L} \cdot (V_{GS} - V_{T}) = \sqrt{\left(\mu_{0} \cdot C_{ox} \cdot \frac{W}{L} \cdot (V_{GS} - V_{T})\right)^{2}}$$

$$\approx \sqrt{2 \cdot \mu_{0} \cdot C_{ox} \cdot \frac{W}{L} \cdot I_{D}}$$
(4.9)

and

$$g_{ds} = \frac{dI_D}{dV_{DS}} = \frac{\mu_0 \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot (V_{GS} - V_T)^2 \cdot \lambda \approx \lambda \cdot I_D \qquad (4.10)$$



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 23 of 202

 ID
 jacwi50

# 3.2. Derivation of small-signal parameters 2 (K7)

TBD Solution to be added.

a)

b)



**Repo/Course** ANTIK Page 24 of 202 ID jacwi50

# 3.3. Small-signal parameters (K8)

TBD Solution to be added.

a)

Linear region.

b)

With higher gate voltage the resistance decreases.

### 3.4. Common-gate amplifier with non ideal input source

TSTE80 ATIC & TSEI30 ANTIK

— Page 28

 Common-gate amplifier with non ideal input source. The small-signal equivalent is shown in Figure 34 where R<sub>in</sub> = 1/G<sub>in</sub>.



Figure 34: ESSS for the common-gate amplifier valid for low frequencies.

Using nodal analysis in the nodes  $V_1$  and  $V_{out}$  gives the following equations

$$-g_{m1}V_1 + (V_{out} - V_1)g_{ds1} + (V_{in} - V_1)G_{in} = 0$$
(6.1)

 $-g_{m1}V_1 + (V_{out} - V_1)g_{ds1} + V_{out}(g_{ds2} + sC_L) = 0$ Solving for V<sub>1</sub> in Eq. (6.1) and inserting it into Eq. (6.2) results in

$$\frac{V_{out}}{V_{in}} = \frac{G_{in}(g_{m1} + g_{ds1})}{g_{ds1}G_{in} + g_{ds2}(G_{in} + g_{m1} + g_{ds1}) + sC_L(g_{m1} + G_{in} + g_{ds1})} \approx \frac{G_{in}g_{m1}}{g_{ds1}G_{in} + g_{ds2}(G_{in} + g_{m1}) + sC_L(g_{m1} + G_{in})}$$
(6.3)

where  $g_{m1} \gg g_{ds1}$  is assumed.

The DC gain is computed by setting s = 0 and the location of the first pole is computed from Eq. (6.3) by comparing with the transfer function

$$\frac{V_{out}}{V_{in}} = \frac{A_0}{1 + \frac{s}{p_1}}$$
(6.4)

The DC gain and the first pole can then be expressed as

$$A_0 \approx \frac{G_{in}g_{m1}}{g_{ds2}(g_{m1} + G_{in}) + g_{ds1}G_{in}}$$
(6.5)



TSTE80 ATIC & TSEI30 ANTIK

$$p_1 = \frac{g_{ds2}(g_{m1} + G_{in}) + g_{ds1}G_{in}}{(g_{m1} + G_{in})C_L}$$
(6.6)

b)  $C_{gs1}$  is connected from node  $V_1$  to ground. The nodal analysis in node  $V_1$  and  $V_{out}$  gives:

$$-g_{m1}V_1 + (V_{out} - V_1)g_{ds1} + (V_{in} - V_1)G_{in} - V_1sC_{gs1} = 0$$
(6.7)

$$g_{m1}V_1 + (V_{out} - V_1)g_{ds1} + V_{out}(g_{ds2} + sC_L) = 0$$
(6.8)

Solving for  $V_1$  in Eq. (6.8)

$$\frac{V_1}{V_{out}} = \frac{g_{ds1} + g_{ds2} + sC_L}{g_{m1} + g_{ds1}}$$
(6.9)

Inserting into Eq. (6.7) gives

$$\frac{V_{out}}{V_{in}} = \frac{G_{in}(g_{m1} + g_{ds1})}{a + bs + cs^2}$$
(6.10)

where

$$a = g_{ds1}G_{in} + g_{ds2}(G_{in} + g_{m1} + g_{ds1})$$
(6.11)

$$b = C_{gs1}(g_{ds1} + g_{ds2}) + C_L(g_{ds1} + G_{in} + g_{m1})$$
(6.12)

$$c = C_{gs1}C_L$$
 (6.13)

The load capacitance is often much larger than the parasitic capacitances. This results in that the load capacitor will be give rise to the dominant pole and the parasitic capacitances will contribute to the pole located much higher in frequency. When it is a large difference between the capacitances, the poles will be well separated. For well separated poles the following approximation holds.

$$\left(1+\frac{s}{p_1}\right)\left(1+\frac{s}{p_2}\right) = 1+s\left(\frac{1}{p_1}+\frac{1}{p_2}\right)+\frac{s^2}{p_1p_2} \approx 1+\frac{s}{p_1}+\frac{s^2}{p_1p_2}$$
 (6.14)

Comparing Eq. (6.14) and Eq. (6.10) gives the following poles.

$$p_{1} \approx \frac{a}{b} = \frac{g_{ds1}G_{in} + g_{ds2}(G_{in} + g_{m1} + g_{ds1})}{C_{gs1}(g_{ds1} + g_{ds2}) + C_{L}(g_{ds1} + G_{in} + g_{m1})} \approx \frac{g_{ds1}G_{in} + g_{ds2}(G_{in} + g_{m1})}{C_{L}(G_{in} + g_{m1})}$$
(6.15)

$$p_2 \approx \frac{a}{cp_1} = \frac{b}{c} \approx \frac{g_{ds1} + G_{in} + g_{m1}}{C_{gs1}}$$
 (6.16)

| ES, ISY, Linköpings universit | et |
|-------------------------------|----|
|-------------------------------|----|

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES

— Page 29

| JPP1NGS UNIVER       |       | No                   | Rev        | Date  | Repo/Course | Pa      | ge |
|----------------------|-------|----------------------|------------|-------|-------------|---------|----|
| Linköping University | 0024  | P6A                  | 2014-02-07 | ANTIK | 27          | of 202  |    |
|                      | Title | ANTIK Exercises 2014 |            |       |             | jacwi50 |    |

# 3.5. Common-gate amplifier input impedance (K3)



### Exercise K3



When using y- or z- parameters to derive the input impedance, either the output current or the output voltage should be set to zero. When analysing circuits where the input resistance depends on the load impedance (the CG stage is such a circuit) it is more convenient to include the load in the analysis and leaving the output open. This has be done in the above small signal model and gives the following nodal equations:

$$\begin{split} & \left( \begin{matrix} I_{in} = V_{in}g_m + (V_{in} - V_{out})g_{ds} + g_s V_{in} \\ V_{in}g_m + (V_{in} - V_{out})g_{ds} + g_s V_{in} = V_{out}G_{out} \end{matrix} \Rightarrow r_{in} = \frac{V_{in}}{I_{in}} = \\ & = \frac{\left(1 + \frac{g_{ds}}{G_{out}}\right)}{g_{ds} + g_s + g_m} \approx \frac{1}{g_m} \left(1 + \frac{R_{out}}{r_{ds}}\right) \end{split}$$

36

Elektronics Systems, http://www.es.isy.liu.se/

 No
 Rev
 Date
 Repo/Course
 Page

 Uniköping University
 024
 P6A
 2014-02-07
 ANTIK
 28 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

### 3.6. Amplifier stages with active load

TSTE80 ATIC & TSEI30 ANTIK - Page 30

7. Amplifier stages with active load.

a) The ESSS of the four amplifier stages is shown in Figure 35.



Figure 35: The ESSS of the amplifiers with active load. a) Common source, b) common drain, c) common gate, and d) CMOS inverter

The bulk effect is neglected.

b and c) To calculate the DC gain and the dominating pole only the capacitance  $C_L$  needs to be considered.

Nodal analysis of the common-source amplifier

$$g_{m1}V_{in} + V_{out}(g_{ds1} + g_{ds2} + sC_L) = 0$$
(7.1)

gives the transfer function

$$\frac{V_{out}}{V_{in}} = -\frac{g_{m1}}{g_{ds1} + g_{ds2} + sC_L} = -\frac{g_{m1}}{g_{ds1} + g_{ds2}} \frac{1}{1 + \frac{s}{g_{ds1} + g_{ds2}}} = -\frac{A_0}{1 + \frac{s}{p_1}}$$
(7.2)

where  $A_0$  is the DC gain and  $p_1$  is the dominating pole.

The output resistance is compute by adding a voltage source at the output,  $V_x$ , and compute the current delivered from the source when the input source is zeroed. This gives  $I_x = V_x(g_{dx1} + g_{dx2})$  and the output resistance

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

TSTE80 ATIC & TSEI30 ANTIK

$$r_{out} = \frac{V_x}{I_x} = \frac{1}{g_{ds1} + g_{ds2}}$$
(7.3)

Nodal analysis for the common-drain amplifier

$$-g_{m1}(V_{in} - V_{out}) + V_{out}(g_{ds1} + g_{ds2} + sC_L) = 0$$
(7.4)

gives the transfer function

$$\frac{V_{out}}{V_{in}} = \frac{g_{m1}}{g_{m1} + g_{ds1} + g_{ds2}} \frac{1}{1 + \frac{s}{\frac{g_{m1} + g_{ds1} + g_{ds2}}{C_r}}}$$
(7.5)

The output current through the output source equals  $I_x = V_x(g_{ds1} + g_{ds1} + g_{m1})$  and the output resistance

$$r_{out} = \frac{V_x}{I_x} = \frac{1}{g_{ds1} + g_{ds2} + g_{m1}}$$
(7.6)

The common-gate amplifier:

$$g_{m1}V_{in} + (V_{out} - V_{in})g_{ds1} + V_{out}(g_{ds2} + sC_L) = 0$$
(7.7)

gives the transfer function

$$\frac{V_{out}}{V_{in}} = \frac{g_{m1} + g_{ds1}}{g_{ds1} + g_{ds2}} \frac{1}{1 + \frac{s}{\frac{g_{ds1} + g_{ds2}}{C_L}}}$$
(7.8)

The output current through the output source equals  $I_x = V_x(g_{ds1} + g_{ds2})$  an the output resistance

$$r_{out} = \frac{V_x}{I_x} = \frac{1}{g_{ds1} + g_{ds2}}$$
(7.9)

The CMOS inverter

$$(g_{m1} + g_{m2})V_{in} + (g_{ds1} + g_{ds2} + sC_L)V_{out} = 0$$
(7.10)

giving the transfer function

$$\frac{V_{out}}{V_{in}} = -\frac{g_{m1} + g_{m2}}{g_{ds1} + g_{ds2}} \frac{1}{1 + \frac{s}{\frac{g_{ds1} + g_{ds2}}{C_L}}}$$
(7.11)

The output resistance is given by

$$r_{out} = \frac{V_x}{I_x} = \frac{1}{g_{ds1} + g_{ds2}}$$
(7.12)

ES, ISY, Linköpings universitet

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 30 of 202

 ID
 jacwi50

TSTE80 ATIC & TSEI30 ANTIK

— Page 32

Summary:

|               | DC gain                                      | Output resistance                      | Bandwidth                                |
|---------------|----------------------------------------------|----------------------------------------|------------------------------------------|
| Common source | $\frac{g_{m1}}{g_{ds1} + g_{ds2}}$           | $\frac{1}{g_{ds1} + g_{ds2}}$          | $\frac{g_{ds1} + g_{ds2}}{C_L}$          |
| Common drain  | $\frac{g_{m1}}{g_{m1} + g_{ds1} + g_{ds2}}$  | $\frac{1}{g_{m1} + g_{ds1} + g_{ds2}}$ | $\frac{g_{m1} + g_{ds1} + g_{ds2}}{C_L}$ |
| Common gate   | $\frac{g_{m1} + g_{ds1}}{g_{ds1} + g_{ds2}}$ | $\frac{1}{g_{ds1} + g_{ds2}}$          | $\frac{g_{ds1} + g_{ds2}}{C_L}$          |
| CMOS inverter | $\frac{g_{m1}+g_{m2}}{g_{ds1}+g_{ds2}}$      | $\frac{1}{g_{ds1} + g_{ds2}}$          | $\frac{g_{ds1} + g_{ds2}}{C_L}$          |

In principle we can see that in a single stage amplifier the DC gain can approximately be expressed as  $g_{m,in}/g_{out} = g_{m,in}r_{out}$  and the bandwidth is  $g_{out}/C_L = 1/(r_{out}C_L)$ .

d) The highest gain is obtained in a CMOS inverter. The circuit with highest bandwidth is the common-drain amplifier.

### **3.7. Current mirrors**

TSTE80 ATIC & TSEI30 ANTIK

— Page 33

#### Current mirrors.

a) The ESSS of the simple current mirror is shown in Figure 36a.



Figure 36: a) The ESSS for the simple current mirror. b) Simplified ESSS for the simple current mirror.

The input resistance is computed by adding a input voltage source to  $V_{in}$  and computing the current delivered by the source. The output should be terminated by the resistive load  $R_{load}$ .

$$I_{in} = g_{m1}V_{in} + V_{in}g_{ds1} = V_{in}(g_{ds1} + g_{m1})$$
 (8.1)

We see that if a transistor has a connection between its drain and gate, called diode-connected, the small-signal model will be a resistor with the value  $g_{m1} + g_{ds1}$  as shown in Figure 36b. The input resistance is

$$r_{in} = \frac{V_{in}}{I_{in}} = \frac{1}{g_{m1} + g_{ds1}}$$
(8.2)

The output resistance is computed by adding a voltage source at the output and computing the current it delivers. This will give the output resistance equal to

$$r_{out} = \frac{V_{out}}{I_{out}}\Big|_{I_{is} = 0} = \frac{1}{g_{ds2}}$$
(8.3)

The ESSS of the cascode current mirror is shown in Figure 37.



Figure 37: The ESSS of a cascode current mirror.

The input current is given by  $I_{in} = (V_{in} - V_x)(g_{m3} + g_{ds3}) = V_x(g_{m1} + g_{ds1})$ . The node voltage  $V_x$  can be eliminated from the equations and the output resistance is given by



— Page 34

TSTE80 ATIC & TSEI30 ANTIK

r

$$v_{in} = \frac{V_{in}}{I_{in}} = \frac{g_{m1} + g_{ds1} + g_{m3} + g_{ds3}}{(g_{m1} + g_{ds1})(g_{m3} + g_{ds3})} \approx \frac{g_{m1} + g_{m3}}{g_{m1}g_{m3}} = \frac{1}{g_{m1}} + \frac{1}{g_{m3}}$$
(8.4)

The output current is given by

$$I_{out} = g_{m4}(-V_y) + g_{ds4}(V_{out} - V_y) = g_{m2}0 + g_{ds2}V_y$$
(8.5)

since  $I_{in} = 0$  and thereby is  $V_x = 0$ . The output resistance is given by

$$r_{out} = \frac{V_{out}}{I_{out}} = \frac{g_{ds2} + g_{ds4} + g_{m4}}{g_{ds2}g_{ds4}} \approx \frac{g_{m4}}{g_{ds2}g_{ds4}}$$
(8.6)

The ESSS of the wide-swing current mirror is shown in Figure 38.



Figure 38: The ESSS of a wide-swing current mirror.

The input current equals  $I_{in}=g_{m3}(-V_x)+(V_{in}-V_x)g_{ds3}=V_{in}g_{m1}+V_xg_{ds1}$  . The input resistance is

$$r_{in} = \frac{V_{in}}{I_{in}} = \frac{g_{ds1} + g_{ds3} + g_{m3}}{g_{m1}(g_{ds3} + g_{m3}) + g_{ds1}g_{ds3}} \approx \frac{g_{m3}}{g_{m1}(g_{ds3} + g_{m3})} = \frac{1}{g_{m1}}$$
(8.7)

The output current is given by

$$I_{out} = g_{m4}(-V_y) + g_{ds4}(V_{out} - V_y) = g_{m2}0 + g_{ds2}V_y$$
(8.8)

The output resistance is

$$r_{out} = \frac{V_{out}}{I_{out}} = \frac{g_{ds2} + g_{ds4} + g_{m4}}{g_{ds2}g_{ds4}} \approx \frac{g_{m4}}{g_{ds2}g_{ds4}}$$
(8.9)

b) The lowest possible  $V_{ds}$  of a transistor in the saturation region,  $V_{dssat}$ , is  $V_{dssat} = V_{gs} - V_T$ . The  $V_{dssat}$  is expressed as a function of the drain current in a transistor in the following way.

TSTE80 ATIC & TSEI30 ANTIK

$$I_D = \alpha (V_{gs} - V_T)^2 = \alpha V_{dssat}^2$$
(8.10)

Solving for V<sub>dssat</sub> gives

$$V_{dssat} = \sqrt{\frac{I_D}{\alpha}}$$
(8.11)

The minimum gate source voltage for a transistor that is operating in the saturation region is

$$V_{gsmin} = V_{dssat} + V_T = \sqrt{\frac{I_D}{\alpha}} + V_T$$
(8.12)

The minimum voltage is derived by determining the minimum voltage required to ensure that all transistors are operating in the saturation region for each possible way from ground to the node of interest, not passing directly between the gate to the drain.

The lowest possible input/output voltage of the simple current mirror is

$$V_{inmin} = max\{V_{gsmin1}, V_{dssat1}\} = V_{gsmin1} = \sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1}$$
 (8.13)

$$V_{outmin} = V_{dssat2} = \sqrt{\frac{I_{out}}{\alpha_2}}$$
(8.14)

The lowest possible input/output voltage for the cascode current mirror is

$$V_{inmin} = V_{gsmin1} + V_{gsmin3} = \sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3}$$
(8.15)

$$V_{outmin} = max \{ V_{dssat2} + V_{dssat4}, V_{gsmin1} + V_{gsmin3} - V_{gsmin4} + V_{dssat4} \} = \sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3} - \sqrt{\frac{I_{out}}{\alpha_4}} - V_{T4} + \sqrt{\frac{I_{out}}{\alpha_4}} =$$
(8.16)  
$$\sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3} - V_{T4}$$

The lowest possible input/output/bias voltage for the wide-swing current mirror is.

$$V_{inmin} = max\{V_{gsmin1}, V_{dssat1} + V_{dssat3}\} = \sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1}$$
 (8.17)

$$V_{outmin} = max \{ V_{dssat2} + V_{dssat4}, V_{dssat1} + V_{gsmin3} - V_{gsmin4} + V_{dssat4} \} = \sqrt{\frac{I_{in}}{\alpha_1}} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3} - V_{T4}$$
(8.18)

$$V_{biasmin} = max \{ V_{dssat1} + V_{gsmin3}, V_{dssat2} + V_{gsmin4} \} = max \left\{ \sqrt{\frac{I_{in}}{\alpha_1}} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3}, \sqrt{\frac{I_{out}}{\alpha_2}} + \sqrt{\frac{I_{out}}{\alpha_3}} + V_{T4} \right\}$$

$$(8.19)$$

ES, ISY, Linköpings universitet

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES

— Page 35



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 34 of 202

ID jacwi50

#### TSTE80 ATIC & TSEI30 ANTIK

Summary:

— Page 36

|                          | Simple                                    | Cascode                                                                                      | Wide-Swing                                                                          |
|--------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Input imped-<br>ance     | $\frac{1}{g_{m1}+g_{ds1}}$                | $\frac{1}{g_{m1}} + \frac{1}{g_{m3}}$                                                        | $\frac{1}{g_{m1}}$                                                                  |
| Output imped-<br>ance    | $\frac{1}{g_{ds2}}$                       | $\frac{g_{m4}}{g_{ds2}g_{ds4}}$                                                              | $\frac{g_{m4}}{g_{ds2}g_{ds4}}$                                                     |
| Lowest input<br>voltage  | $\sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1}$ | $\sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3}$          | $\sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1}$                                           |
| Lowest output<br>voltage | $\sqrt{\frac{I_{out}}{\alpha_2}}$         | $\sqrt{\frac{I_{in}}{\alpha_1}} + V_{T1} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3} - V_{T4}$ | $\sqrt{\frac{I_{in}}{\alpha_1}} + \sqrt{\frac{I_{in}}{\alpha_3}} + V_{T3} - V_{T4}$ |
| Lowest bias<br>voltage   | -                                         | -                                                                                            | See above                                                                           |

c) The current mirror that is most ideal is the wide swing and cascode current mirror since they have the lowest input resistance and the highest output resistance. But by looking at the possible input/output voltage the wide-swing current mirror is best. If the chip area is of concern then the simplest current mirror is the one to choose. Depending on the application each of these current mirrors can be the best choice.

### 3.8. Gain stages with cascodes

TSTE80 ATIC & TSEI30 ANTIK

- Page 37

9. Gain stages with cascodes.

a) A gain-boosted common-source amplifier.

b) We first compute the output impedance of a cascode as shown in Figure 39a with the ESSS



Figure 39: a) A cascode transistor. b) The ESSS of the circuit.

as shown in Figure 39b. The current Iout is

$$I_{out} = V_y g_{ds4} = -g_{m3}V_y - g_{ds3}(V_y - V_{out}) \qquad (9.1)$$
  
The output resistance is

V a ta t

$$r_{out} = \frac{V_{out}}{I_{out}} = \frac{g_{m3} + g_{ds3} + g_{ds4}}{g_{ds3}g_{ds4}} \approx \frac{g_{m3}}{g_{ds3}g_{ds4}} = \frac{A_3}{g_{ds4}}$$
(9.2)

where  $A_3$  is the gain of the transistor  $M_3$ . The two transistors above can be replaced by a resistor with the values of  $A_3/g_{ds4}$  when we are computing the small-signal characteristics. The simplified ESSS of the amplifier is shown in Figure 40. The DC gain can be computed



Figure 40: a) Equivalent low frequency folded cascode amplifier. b) ESSS of the simplified amplifier.

using the following equations.

| Linköping University<br>INSTITUTE OF TECHNOLOGY | No    | Rev         | Date       | Repo/Course | Pag  | je      |
|-------------------------------------------------|-------|-------------|------------|-------------|------|---------|
|                                                 | 0024  | P6A         | 2014-02-07 | ANTIK       | 36 ( | of 202  |
|                                                 | Title | ANTIK Exerc | ises 2014  |             | ID   | jacwi50 |

TSTE80 ATIC & TSEI30 ANTIK

— Page 38

$$g_{m1}V_{in} + V_x g_{ds1} + g_{m2}V_x + (V_x - V_{out})g_{ds2} = 0$$
(9.3)

$$(-g_{m2})V_x + (V_{out} - V_x)g_{ds2} + V_{out}G = 0$$
(9.4)

Solving for Vout gives the following DC gain.

$$\frac{V_{out}}{V_{in}} = -\frac{g_{m1}(g_{m2} + g_{ds2})}{g_{ds1}g_{ds2} + G(g_{ds1} + g_{ds2} + g_{m2})} \approx -\frac{g_{m1}}{\frac{g_{ds1}g_{ds2}}{g_{m2}} + G} = -\frac{g_{m1}}{\frac{g_{ds1}g_{ds2}}{g_{m2}} + \frac{g_{ds3}g_{ds4}}{g_{m3}}}$$
(9.5)

The DC gain can be expressed as  $g_{m1}/g_{out}$  where the output conductance is the sum of the conductances seen from the output to ground and from the output to the positive supply voltage (the parallel connection of the two output resistances seen up and down from the output). The cascode transistors are used to enhance the output resistance by the gain of the cascode transistors, i.e.  $g_{m2}/g_{ds2}$  and  $g_{m3}/g_{ds3}$  respectively.

The DC gain of the gain-boosted amplifier can be calculated in the same way as the cascode transistors. The upper part of the transistor together with its small-signal equivalent is shown in Figure 41



Figure 41: A part of the gain-boosted cascode transistor.

We start to calculate the DC gain of the common-source amplifier to

$$\frac{V_z}{V_x} = -\frac{g_{m6}}{g_{ds5} + g_{ds6}} = A_{cs} \qquad (9.6)$$

Continuing to derive the output resistance by setting up the current delivered by the output source.

$$I_{out} = -g_{m3}(V_x - V_z) + (V_{out} - V_x)g_{ds3} = V_x g_{ds4}$$
Solving for  $V_{out}$  and eliminating  $V_x$  gives
$$(9.7)$$



TSTE80 ATIC & TSEI30 ANTIK

$$r_{out} = \frac{V_{out}}{I_{out}} = \frac{g_{ds3} + g_{ds3} + g_{m3} - A_{cs}g_{m3}}{g_{ds3}g_{ds4}} \approx \frac{A_{cs}g_{m3}}{g_{ds3}g_{ds4}} = \frac{g_{m5}}{g_{ds5} + g_{ds6}g_{ds3}g_{ds4}}$$
(9.8)

The output impedance is increased by the gain of the common-source amplifier, Acr.

The same type of computation as the one above will give the output DC gain of the whole circuit. The simplified small-signal schematic for the gain-boosted amplifier is shown in



Figure 42: A simplified ESSS of the gain-boosted amplifier.

Figure 42.

The output resistance

$$r_{out, up} = \frac{g_{m5}}{g_{ds5} + g_{ds6}} \frac{g_{m3}}{g_{ds4}}$$
(9.9)

and

$$r_{out, down} = \frac{g_{m8}}{g_{ds8} + g_{ds7}g_{ds2}g_{ds1}}$$
(9.10)

The DC gain is given by

$$\frac{V_{out}}{V_{in}} \approx \frac{g_{m1}}{g_{out}} \approx \frac{g_{m1}}{\frac{1}{r_{out, up}} + \frac{1}{r_{out, down}}}$$
(9.11)

c) The parasitic capacitance in the signal path for the amplifier with cascodes is much lower since we do not have the  $C_{gs8}$  in the signal path compared with the amplifier using gain boosting.

The bandwidth is  $g_{out}/C_L$  for a single stage amplifier. The output conductance of the gain boosted amplifier is much less than the one width cascodes. Hence, the bandwidth of the gain boosted amplifier is much lower than the amplifier with cascodes.

| - N |         |       |    |
|-----|---------|-------|----|
| Sm  | 1111111 | 0.175 |    |
| ាម  |         | an y  | ۴. |

|               | DC gain                          | First pole (bandwidth)          |
|---------------|----------------------------------|---------------------------------|
| Common source | $\frac{g_{m1}}{g_{ds1}+g_{ds2}}$ | $\frac{g_{ds1} + g_{ds2}}{C_L}$ |

ES, ISY, Linköpings universitet

— Page 39

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 38 of 202

 ID
 jacwi50

### TSTE80 ATIC & TSEI30 ANTIK

- Page 40

| Common source<br>with cascodes             | $-\frac{g_{m1}}{\frac{g_{ds1}g_{ds2}}{g_{m2}}+\frac{g_{ds3}g_{ds4}}{g_{m3}}}$ | $\frac{\frac{g_{ds1}g_{ds2}}{g_{m2}} + \frac{g_{ds3}g_{ds4}}{g_{m3}}}{C_L}$ |
|--------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Gain-boosted<br>common-source<br>amplifier | $-\frac{g_{m1}}{g_{out}}$                                                     | $\frac{g_{out}}{C_L}$                                                       |

where 
$$g_{out} = \frac{g_{ds1}g_{ds2}g_{ds8} + g_{ds7}}{g_{m2}} + \frac{g_{ds3}g_{ds4}g_{ds4}g_{ds5} + g_{ds6}}{g_{m3}}$$



NoRev0024P6ATitleANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 39 of 202 ID jacwi50

**EXERCISE SECTION 4: DIFFERENTIAL GAIN STAGES** 

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 40 of 202

 Title
 ANTIK Exercises 2014
 ID jacwi50

# 4.1. A single-ended differential gain stage

TSTE80 ATIC & TSEI30 ANTIK

– Page 41

#### 10. A single-ended differential gain stage.

a) The OR (output range) is the possible swing at the output so that all transistors are operating in the saturation region.

$$V_{out, max} = V_{dd} - V_{sdsat4} = V_{dd} - \sqrt{\frac{I_{D4}}{\alpha_4}} = V_{dd} - \sqrt{\frac{I_{D5}}{2\alpha_4}}$$
 (10.1)

$$V_{out, min} = V_{dssat5} + V_{dssat2} = \sqrt{\frac{I_{D5}}{\alpha_5}} + \sqrt{\frac{I_{D2}}{\alpha_2}} = \sqrt{\frac{I_{D5}}{\alpha_5}} + \sqrt{\frac{I_{D5}}{2\alpha_2}}$$
 (10.2)

The output range is also dependent on the input voltage which results that

$$V_{out, min} = V_{in} - V_{gs2} + V_{ds2} = V_{in} - V_{T2}$$
(10.3)

which results in a minimum output voltage for all transistors operating in the saturation region equal to

$$V_{out, min} = max \left\{ \sqrt{\frac{I_{D5}}{\alpha_5}} + \sqrt{\frac{I_{D5}}{2\alpha_2}}, V_{in} - V_{T2} \right\}$$
 (10.4)

The common-mode range is the possible input swing.

$$V_{in, min} = V_{dssat5} + V_{gs1} = \sqrt{\frac{I_{D5}}{\alpha_5}} + \sqrt{\frac{I_{D5}}{2\alpha_1}} + V_{T1}$$
 (10.5)

$$V_{in, max} = V_{DD} - V_{gs3} - V_{dssat1} + V_{gs1} =$$

$$V_{DD} - \sqrt{\frac{I_{D3}}{\alpha_3}} - V_{T3} + V_{T1} = V_{DD} - \sqrt{\frac{I_{D5}}{2\alpha_3}} - V_{T3} + V_{T1}$$
(10.6)

The ESSS of the differential gain stage is shown in Figure 43.



Figure 43: The ESSS of a single-ended differential gain stage.

It is assumed that transistors  $M_1$  and  $M_2$  are equally sized, as well as transistors  $M_3$  and  $M_4$ . If the currents in both branches of the differential gain stage are equal, then  $g_{m1} \approx g_{m2}$ ,  $g_{ds1} \approx g_{ds2}, g_{m3} \approx g_{m4}$ , and  $g_{ds3} \approx g_{ds4}$ . The following expressions hold for the circuit in Figure 43:
$$(g_{m3} + g_{ds3})V_x + g_{m1}(V_n - V_y) + g_{ds1}(V_x - V_y) = 0 , \qquad (10.7)$$

$$g_{m1}(V_n - V_y) + g_{ds1}(V_x - V_y) + g_{m1}(V_p - V_y) + g_{ds1}(V_{out} - V_y) = 0$$
,  
(10.8)

and

$$g_{m1}(V_p - V_y) + g_{ds1}(V_{out} - V_y) + g_{m3}V_x + V_{out}(sC_L + g_{ds3}) = 0 .$$
(10.9)

Solving for  $V_{out}$  yields

$$V_{out} = \frac{(g_{ds3} + 2g_{m3})g_{m1}(V_p - V_n)}{2(g_{ds1} + g_{ds3})(g_{ds3} + g_{m3}) + sC_L(g_{ds1} + 2(g_{ds3} + g_{m3}))}.$$
(10.10)

Assuming that  $g_{m3} \gg g_{ds3}, g_{ds1}$  and dividing both the numerator and denominator of Eq. (10.10) with  $2g_{m3}$  yields

$$V_{out} \approx \frac{g_{m1}(V_p - V_n)}{g_{ds1} + g_{ds3} + sC_L}$$
(10.11)

To compute the output resistance,  $r_{out}$ , we connect an AC voltage source,  $V_{out}$ , to the output node and set  $V_p = V_n = 0$  (and, of course, neglect  $C_L$ ). The current delivered by  $V_{out}$  is denoted  $I_{out}$ . The following equations hold:

$$I_{out} - g_{m3}V_x - g_{ds3}V_{out} + g_{m1}V_y - g_{ds1}(V_{out} - V_y) = 0$$
, (10.12)

$$-2g_{m1}V_y + g_{ds1}(V_x - 2V_y + V_{out}) = 0, \qquad (10.13)$$

and

$$-g_{m1}V_y + g_{ds1}(V_x - V_y) + (g_{m3} + g_{ds})V_x = 0.$$
(10.14)

Solving for  $I_{out}$  yields

$$I_{out} = \frac{2(g_{ds1} + g_{ds3})(g_{ds3} + g_{m3})}{g_{ds1} + 2(g_{ds3} + g_{m3})} V_{out} \approx (g_{ds1} + g_{ds3}) V_{out} , \qquad (10.15)$$

under the assumption that  $g_{ds1} \ll 2(g_{m3} + g_{ds3})$ . Hence, the output resistance is

$$r_{out} = \frac{V_{out}}{I_{out}} \approx \frac{1}{g_{ds1} + g_{ds3}}$$
(10.16)

and the output impedance is

$$z_{out} \approx \frac{1}{g_{ds1} + g_{ds3} + sC_L}$$
 (10.17)

b) The maximum current that can be delivered to the load capacitor is Ibias. Hence,

$$SR \approx \frac{I_{bias}}{C_L}$$
. (10.18)

ES, ISY, Linköpings universitet

Page 41 of 202 ID jacwi50

— Page 42

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 42 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 4.2. Differential stage with passive load

TSTE80 ATIC & TSEI30 ANTIK

– Page 43

11. Differential stage with passive load.

Here we would like to derive the differential and common-mode gain. The small-signal schemes are a little bit different.

a) The circuit is fully differential and thereby it is sufficient to compute the differential gain for half the circuit shown in Figure 44a. The differential gain is then



Figure 44:

The ESSS of a differential gain stage for computing a) the differential gain (half circuit) and b) the gain from the common-mode input to the common-mode output voltage.

$$A_{diff} = \frac{V_{outp} - V_{outn}}{V_p - V_n} = -\frac{V_{outn}}{V_p} = \frac{g_{m1}}{g_{ds1} + G_L}$$
(11.1)

The second equality comes from the fact that  $V_{outp} = -V_{outn}$  and  $V_p = -V_n$  and we have a fully differential gain stage. Nearly the same computation as in Exercise 10.

b) The gain from the common-mode input voltage to the common-mode output voltage is computed using nodal analysis in the ESSS shown in Figure 44b. The nodal analysis is performed in nodes  $V_{outp}$  and gnd.

$$V_{outn}G_L + (V_{outn} - V_c)g_{ds1} + g_{m1}(V_p - V_c) = 0$$
 (11.2)

$$V_{outp}G_L + (V_{outp} - V_c)g_{ds2} + g_{m2}(V_n - V_c) = 0$$
 (11.3)

$$V_{outp}G_L + V_{outp}G_L + V_c g_{ds3} = 0 \qquad (11.4)$$

Solving for  $V_c$  in Eq. (11.4) gives

$$V_c = -\frac{G_L}{g_{ds3}}(V_{outp} + V_{outn})$$
(11.5)

Adding the Eq. (11.2) and Eq. (11.3) gives

$$(V_{outp} + V_{outn})G_L + V_{outp}g_{ds2} + V_{outn}g_{ds1} + V_pg_{m1} + V_ng_{m2} = (g_{ds1} + g_{ds2} + g_{m1} + g_{m2})V_c$$
(11.6)

The design is fully symmetrical (i.e. transistor  $M_1$  is equal to  $M_2$  yielding the same transconductances,  $g_m$ , and output conductances,  $g_{ds}$ ). The Eq. (11.6) is then simplified to

$$(V_{outp} + V_{outn})(g_{ds} + G_L) + (V_p + V_n)g_m = 2(g_{ds} + g_m)V_c$$
 (11.7)

— Page 44

Combining Eq. (11.5) and Eq. (11.7) gives the gain

$$A_{cm, cm} = \frac{\frac{V_{outp} + V_{outn}}{2}}{\frac{V_{p} + V_{n}}{2}} = -\frac{g_{ds3}g_{m}}{g_{ds3}(g_{ds} + G_{L}) + 2G_{L}(g_{ds} + g_{m})}$$
(11.8)

c) The power supply rejection ration (PSRR) from the negative supply is defined as

$$PSRR_n = A_{diff} \left( \frac{(V_{outp} - V_{outn})/2}{V_{gnd}} \right)$$
(11.9)

The differential gain is already computed so it is just the differential output variations due to a noisy ground line that is of interest. The small-signal model is shown in Figure 45. The small-



Figure 45: The ESSS for computing the negative power supply noise gain to the differential output.

signal source is Vn. Nodal analysis in nodes Vn, Vp, and Vc gives the following equations.

$$V_{outn}G_L + (V_{outn} - V_c)g_{ds1} + g_{m1}(-V_c) = 0$$
 (11.10)

$$V_{outp}G_L + (V_{outp} - V_c)g_{ds2} + g_{m2}(-V_c) = 0$$
 (11.11)

 $-V_c g_{m1} - V_c g_{m2} + (V_{outn} - V_c)g_{ds1} + (V_{outp} - V_c)g_{ds2} + (V_n - V_c)g_{ds3} + V_n g_{m3} = 0$ We take the difference between Eq. (11.10) and Eq. (11.11) and assuming that transistor  $M_1$  is matched to  $M_2$ .

$$(V_{outn} - V_{outp})(G_L + g_{ds}) = 0$$
 (11.12)

This yields that the gain from the negative supply to the differential output is zero and thereby the negative PSRR is infinite

| Linköping University | No    | Rev                  | Date       | Repo/Course | Page         |        |
|----------------------|-------|----------------------|------------|-------------|--------------|--------|
|                      | 0024  | P6A                  | 2014-02-07 | ANTIK       | 44 of 2      | 202    |
|                      | Title | ANTIK Exercises 2014 |            |             | <b>ID</b> ja | acwi50 |

## 4.3. Differential signals

In one of the branches we will have

$$V_{out, p} = A_0 + A_1 \cdot V_{in, p} + A_2 \cdot V_{in, p}^2 + A_3 \cdot V_{in, p}^3$$
(20)

and on the other

$$V_{out,n} = A_0 + A_1 \cdot V_{in,n} + A_2 \cdot V_{in,n}^2 + A_3 \cdot V_{in,n}^3$$
(21)

This gives us the differential output as

$$V_{out} = V_{out, p} - V_{out, n} = A_1 \cdot (V_{in, p} - V_{in, n}) + A_2 \cdot (V_{in, p}^2 - V_{in, n}^2) + A_3 \cdot (V_{in, p}^3 - V_{in, n}^3)$$
(22)

If now,  $V_{in, p} = -V_{in, n}$ , we get

$$V_{out} = 2A_1 \cdot V_{in,p} + 2A_3 \cdot V_{in,p}^3$$
(23)

Since the second-order terms disappear, the linearity is also improved.

What about noise? Assume we have noise added to the outputs

$$V_{out,p} = A_0 + A_1 \cdot V_{in,p} + A_2 \cdot V_{in,p}^2 + A_3 \cdot V_{in,p}^3 + v_{n,p}$$
(24)

and on the other

$$V_{out,n} = A_0 + A_1 \cdot V_{in,n} + A_2 \cdot V_{in,n}^2 + A_3 \cdot V_{in,n}^3 + v_{n,n}$$
(25)

This gives us the differential output as

$$V_{out} = 2A_1 \cdot V_{in,p} + 2A_3 \cdot V_{in,p}^3 + v_{n,p} - v_{n,n}$$
(26)

For the noise ananlysis, we can neglect the effect of distortion.

$$V_{out} = 2A_1 \cdot V_{in,p} + (v_{n,p} - v_{n,n})$$
(27)

The output power can be found by taking the expectation value of the square.

$$P_{out} = E\left(V_{out}^{2}\right) = E\left(\left(2A_{1} \cdot V_{in, p} + \left(v_{n, p} - v_{n, n}\right)\right)^{2}\right) = E\left(\left(2A_{1} \cdot V_{in, p}\right)^{2}\right) + E\left(\left(v_{n, p} - v_{n, n}\right)^{2}\right)$$
(28)

The first part is the signal power and the second part the noise power. The noise is uncorrelated, and the power of the signal is given by the amplitude.

$$P_{s} = E\left(\left(2A_{1} \cdot V_{in,p}\right)^{2}\right) = 4A_{1}^{2}V_{pp} \text{ and } P_{n} = E\left(\left(v_{n,p} - v_{n,n}\right)^{2}\right) = E\left(v_{n,p}^{2}\right) + E\left(v_{n,n}^{2}\right) = 2P'_{n}$$
(29)



| Date       | Repo/Course | Page              |
|------------|-------------|-------------------|
| 2014-02-07 | ANTIK       | 45 of 202         |
| ses 2014   |             | <b>ID</b> jacwi50 |

The signal-to-noise ratio becomes

$$SNR_{d} = \frac{P_{s}}{P_{p}} = \frac{4 A_{1}^{2} V_{pp}}{2 P'_{p}}$$
(30)

which can be compared to the single branch

$$SNR_{s} = \frac{P_{s}}{P_{n}} = \frac{A_{1}^{2}V_{pp}}{P'_{n}} = \frac{SNR_{d}}{2}$$
(31)



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 46 of 202 ID jacwi50

#### **EXERCISE SECTION 5: OTAS AND OPS**

Linköping University 0024 INSTITUTE OF TECHNOLOGY Title

 Rev
 Date

 4
 P6A
 2014-02-07

 4
 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 47 of 202

 ID
 jacwi50

## 5.1. OP and OTA

An operational amplifier (OP) has ideally zero output impedance and is thus suitable for driving resistive loads, since in this way there is no voltage division between the output imepdance and the load resistance. Resistive loads are most often used off-chip, but also on chip in, e.g., active RC filters.

The operational transconducatance amplifier (OTA), however has ideally infinite output impedance, and os thus suitable for driving capacitive loads, as is often the case in "on-chip" situations, such as Gm-C filters or sample-and-hold circuits, or SC circuits.

## 5.2. Current mirror OTA

TSTE80 ATIC & TSEI30 ANTIK

13. Current mirror OTA.

We start by some useful relations

$$g_m \approx 2\alpha V_{eff} \approx \sqrt{4\alpha I_D} = \sqrt{2\mu C_{ax} \frac{W}{L} I_D}$$
 (13.1)

Which gives

$$W \approx \frac{g_m^2 L}{2\mu C_{ox} I_D}$$
(13.2)

Furthermore,

$$g_{ds} \approx \lambda I_D$$
 (13.3)

The total power dissipation is

$$P_{diss} = V_{dd}I_{tot} = V_{dd}I_b \left(\frac{3}{2} + \frac{K}{2}\right)$$
 (13.4)

---

Where K is the current-mirror gain. Solving for  $I_b$  gives

$$I_b = \frac{2}{3+K} \frac{P_{diss}}{V_{dd}}$$
(13.5)

From Johns&Martin (pages 273 -)

$$SR = \frac{KI_b}{C_L} = 2\frac{P_{diss}}{C_L V_{dd}} \frac{K}{3+K}$$
(13.6)

$$\omega_u \approx \frac{Kg_{m1}}{C_L} \Rightarrow g_{m1} \approx \frac{C_L}{K} \omega_u$$
(13.7)

$$A_0 = Kg_{m1}r_{out} \Rightarrow r_{out} = \frac{A_0}{Kg_{m1}}$$
(13.8)

Solution:

We start with the slew-rate specification to determine the K value. Solving for K in Eq. (13.6) gives

$$K = \frac{3SR}{\frac{2P_{diss}}{V_{dd}C_L} - SR} \approx 2,36 \tag{13.9}$$

When K is chosen we get  $I_b \approx 170 \,\mu A$  and we determine  $W_1$  by combining Eq. (13.7) and Eq. (13.2) yielding

$$W_1 = \frac{C_L^2 \omega_u^2 L}{2\mu K^2 C_{ax} I_{D1}} = \frac{C_L^2 \omega_u^2 L}{K^2 \mu C_{ax} I_b} \approx 58 \mu m \qquad (13.10)$$

From Eq. (13.8) we get the required output resistance  $r_{out}\approx 3,\!18{\rm M}\Omega$  .

ES, ISY, Linköpings universitet

- Page 46

No F 0024 F Title A

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

— Page 47

The output stage is a common-source amplifier with cascodes like the one in the Ex. 9. The output conductance is given by the parallel combination of the nmos and pmos resistances. Here we have chosen the size of the output resistances of the nmos and pmos transistors equal to  $r_p = r_n = 2r_{out}$ . The pmos resistance is given by

$$r_{p} = \frac{1}{g_{ds8}g_{ds10}} = \frac{g_{mp}}{g_{dsp}^{2}} \Rightarrow g_{mp} = r_{p}g_{dsp}^{2}$$
(13.11)

Similarly

$$r_n = \frac{1}{g_{ds14}g_{ds12}} = \frac{g_{mn}}{g_{dsn}^2} \Rightarrow g_{mn} = r_n g_{dsn}^2$$
(13.12)

Here we have assumed that the size of transistors  $M_8$  is equal to  $M_{10}$  and  $M_{12}$  is equal to  $M_{14}$  and thereby they will have the same small-signal parameters.

The DC current through the output stage is given by  $I_D = I_b K/2$  and we know that  $g_{ds} = \lambda I_D$ . These two expression together with Eq. (13.11) and Eq. (13.12) gives

$$g_{mp} = 2r_{out}(\lambda_p I_b K/2)^2 \approx 1.5mS$$
 (13.13)

$$g_{mn} = 2r_{out}(\lambda_n I_b K/2)^2 \approx 0.544 \mu S$$
 (13.14)

Solving for the widths by using Eq. (13.1) gives

$$W_8 = W_{10} = \frac{g_{mp}^2 L}{2\mu_p C_{ox} I_D} \approx 113 \mu m$$
(13.15)

$$W_{12} = W_{14} = \frac{g_{mn}^2 L}{2\mu_n C_{ox} I_D} \approx 4,8\mu m$$
 (13.16)

$$W_3 = W_4 = W_5 = W_6 = W_7 = W_9 = \frac{W_8}{K} \approx 48 \mu m$$
 (13.17)

$$W_{11} = W_{13} = \frac{W_{12}}{K} \approx 2\mu m$$
 (13.18)

ES, ISY, Linköpings universitet

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES

| Linköping University<br>Institute of technology | No    | Rev                  | Date       | Repo/Course | Pa | ge      |
|-------------------------------------------------|-------|----------------------|------------|-------------|----|---------|
|                                                 | 0024  | P6A                  | 2014-02-07 | ANTIK       | 50 | of 202  |
|                                                 | Title | ANTIK Exercises 2014 |            |             | ID | jacwi50 |

# **5.3.** A simplified model of a two-stage operational transconductance amplifier

TSTE80 ATIC & TSEI30 ANTIK

- Page 48

14. A simplified model of a two-stage operational transconductance amplifier.

a) A compensation circuit can for example consist of a capacitor, or a capacitor and a resistor. For a useful compensation circuit there can not be a DC path between the nodes of the compensation circuit. We use the approximation  $g_m \gg g_{ds}$  and assume that  $M_1$  and  $M_2$  are equally sized, and that  $M_3$  and  $M_4$  are equally sized. Further, the bulk effect is neglected.

$$g_I = g_{ds2} + g_{ds4}$$
 (14.1)

$$g_{II} = g_{ds6} + g_{ds7} \tag{14.2}$$

$$g_{mI} = g_{m1} = g_{m2}$$
 (14.3)

$$g_{mII} = g_{m7}$$
 (14.4)

$$C_{I} = C_{gs7} + C_{ds4} + C_{db4} + C_{ds2} + C_{db2} + C_{gb7}$$
(14.5)

$$C_{II} = C_L + C_{ds7} + C_{db7} + C_{ds6} + C_{db6}$$
(14.6)

b) The small-signal properties are calculated using nodal analysis in the nodes  $V_x$  and  $V_{out}$ .

$$g_{mI}V_{in} + V_x(g_I + sC_I) + (V_x - V_{out})sC_c = 0$$
(14.7)

$$g_{mII}V_x + V_{out}(g_{II} + sC_{II}) + (V_{out} - V_x)sC_c = 0$$
 (14.8)

Solving for  $V_v$  in Eq. (14.8) and inserting it into Eq. (14.7) gives

$$\frac{V_{out}}{V_{in}} = \frac{g_{mI}(g_{mII} - sC_c)}{g_I g_{II} + s((C_{II} + C_c)g_I + (C_I + C_c)g_{II} + C_c g_{mII}) + s^2(C_I C_{II} + C_c(C_I + C_{II}))}$$

We simplify the expression above by assuming that  $g_{mII} \gg g_P g_{II}$  and  $C_c, C_{II} \gg C_I$ , yielding

$$\frac{V_{out}}{V_{in}} \approx \frac{g_{mI}(g_{mII} - sC_c)}{g_I g_{II} + sC_c g_{mII} + s^2 C_c C_{II}}$$
(14.9)

Eq. (14.9) can be used to get the DC gain, poles and zero.

$$A_{0} = \frac{g_{mI}g_{mII}}{g_{I}} g_{II}$$
(14.10)

$$p_1 \approx \frac{g_I g_{II}}{g_{mII} C_c}$$
(14.11)

$$p_2 \approx \frac{g_I g_{II}}{C_c C_{II} p_1} = \frac{g_{mII}}{C_{II}}$$
 (14.12)

$$z_1 = -\frac{g_{mII}}{C_c}$$
 (14.13)

The zero is located in the right half plane (RHP).

- Page 49

The unity-gain frequency is approximately given by the expression  $\omega_{\mu} \approx A_0 p_1$  if the poles are well separated.

$$\omega_{u} \approx \frac{g_{mI}g_{mII}}{g_{I}} \frac{g_{I}g_{II}}{g_{III}} \frac{g_{I}g_{II}}{g_{mII}C_{c}} = \frac{g_{mI}}{C_{c}}$$
(14.14)

Q.E.D.

c, d, and e) Recall that  $g_m \propto \sqrt{W(I_D/L)}$  and  $g_{ds} \propto I_D/L$ . The DC gain, unity-gain frequency and the first pole can be expressed as

$$A_{0} = \frac{g_{m2}g_{m7}}{(g_{ds2} + g_{ds4})(g_{ds6} + g_{ds7})} \propto \frac{\sqrt{\frac{W_{2}}{2L_{2}}I_{D5}}\sqrt{\frac{W_{7}}{L_{7}}I_{D6}}}{\left(\frac{1}{L_{2}} + \frac{1}{L_{4}}\right)^{I}_{D5}\left(\frac{1}{L_{6}} + \frac{1}{L_{7}}\right)I_{D6}} = \frac{L_{4}\sqrt{2W_{2}L_{2}}}{(L_{2} + L_{4})\sqrt{I_{D5}}} \frac{L_{6}\sqrt{W_{7}L_{7}}}{(L_{6} + L_{7})\sqrt{I_{D6}}}$$
(14.15)

$$\omega_u \approx \frac{g_{mI}}{C_c} \propto \sqrt{\frac{W_2}{2L_2} I_{D5}}$$
(14.16)

$$p_{1} \approx \frac{(g_{ds2} + g_{ds4})(g_{ds6} + g_{ds7})}{g_{m7}C_{c}} \propto \frac{\left(\frac{1}{L_{2}} + \frac{1}{L_{4}}\right)^{I} \frac{D_{5}}{2} \left(\frac{1}{L_{6}} + \frac{1}{L_{7}}\right)^{I} \frac{D_{6}}{2}}{\sqrt{\frac{W_{7}}{L_{7}} I_{D6}} C_{c}} = (14.17)$$

$$\frac{1}{4}\left(\frac{1}{L_2} + \frac{1}{L_4}\right)\frac{(L_6 + L_7)}{L_6\sqrt{W_7L_7}}I_{D5}\sqrt{I_{D6}}$$
(14.18)

|                      | DC gain   | unity-gain<br>frequency | bandwidth |
|----------------------|-----------|-------------------------|-----------|
| $W_2$ increased      | Increased | Increased               | -         |
| $I_{bias}$ increased | Decreased | Increased               | Increased |
| $W_4$ increased      | -         | -                       | -         |

## 5.4. A two-stage OTA without compensation circuit

TSTE80 ATIC & TSEI30 ANTIK

- Page 50

15. A two-stage OTA without compensation circuit.

The ESSS of the two-stage amplifier is shown in Figure 46. The following assumption has been



Figure 46: The ESSS of an ordinary two-stage amplifier with no compensation.

used,  $\boldsymbol{g}_m \mathrel{\scriptstyle \gg} \boldsymbol{g}_{ds}$  and no bulk effect.

Since there is no connection between the first stage and the second stage, i.e. no component between the node  $V_x$  and  $V_{out}$ , the transfer function can be computed directly by the following expression

$$A(s) = \frac{V_{out}}{V_{in}} = \frac{V_{out}}{V_x} \frac{V_x}{V_{in}} = \frac{g_{mII}}{g_{II} + sC_{II}} \frac{g_{mI}}{g_I + sC_I}$$
(15.1)

where  $g_{mII} = g_{m7}$ ,  $g_{mI} = g_{m1} = g_{m2}$ ,  $g_{II} = g_{ds6} + g_{ds7}$ ,  $g_I = g_{ds2} + g_{ds4}$ ,  $C_I = C_{gs7}$ , and  $C_{II} = C_L$ . The DC gain is

$$A_{0} = \frac{g_{m2}g_{m7}}{(g_{ds2} + g_{ds4})(g_{ds6} + g_{ds7})} \propto \frac{L_{4}\sqrt{2W_{2}L_{2}}}{(L_{2} + L_{4})\sqrt{I_{D5}}} \frac{L_{6}\sqrt{W_{7}L_{7}}}{(L_{6} + L_{7})\sqrt{I_{D6}}}$$
(15.2)

which gives that

$$A_0 \propto \frac{1}{\sqrt{I_{D5}I_{D6}}}$$
(15.3)

b) The dominant pole is located at

$$p_1 = \frac{g_{ds6} + g_{ds7}}{C_I}$$
(15.4)

if the load capacitor is assumed to be much larger than the capacitive parasitics. The non dominant pole is located at

$$p_2 = \frac{g_{ds2} + g_{ds4}}{C_{gs7}}$$
(15.5)

c) The unity-gain frequency

$$\omega_u \approx A_0 p_1 = \frac{g_{m2} g_{m7}}{(g_{ds2} + g_{ds4}) C_L}$$
(15.6)

The phase margin is defined as  $\phi_m = \pi + \arg A(j\omega_u)$ .



— Page 51

$$\phi_m = \pi - \operatorname{atan} \frac{\omega_u}{p_1} - \operatorname{atan} \frac{\omega_u}{p_2}$$
(15.7)

d) An ideal operational amplifier has zero output impedance. To decrease the output impedance we have to compute the output resistance of the amplifier. Adding a voltage source at the output and calculating the current delivered by the source according to the following

$$I_{out} = V_{out}(g_{ds6} + g_{ds7})$$
(15.8)

The output resistance is, thus,

$$r_{out} = \frac{V_{out}}{I_{out}} = \frac{1}{g_{ds6} + g_{ds7}} \approx \frac{1}{\left(\frac{1}{L_6} + \frac{1}{L_7}\right)I_{D6}}$$
 (15.9)

The output resistance is decreased if the current through the output stage is increased. Another way to decrease the output resistance is to add a buffer stage, for example a common-drain amplifier, at the output of the circuit.



No Rev 0024 P6A ANTIK Exercises 2014 Title

Repo/Course ANTIK

Page 54 of 202 ID jacwi50

## 5.5. Feedback modes (K2)



Date

2014-02-07

#### Exercise K2

a) Small-signal model



It is seen in the figure that the feedback net is connected in parallel with the amplifier at both the input and the output. The type of feedback is thus shunt-shunt which means that the input and output impedance of the amplifier will be divided by (1+T) where T is the loop-gain.

Replace the feedback net with y-parameter representation:



The upper circuit can be interpreted as an amplifier with:

$$z_{inA} = R_1 \parallel R_2, z_{outA} = z_o \parallel R_2 \text{ and } A = \frac{R_2}{R_2 + z_o} (-a)(R_1 \parallel R_2)$$

where  $v_o = Ai_e$ .

The system level model for the circuit above is shown below

Elektronics Systems, http://www.es.isy.liu.se/

30



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 55 of 202 ID jacwi50

Analog Discrete-Time Integrated Circuits, TSTE80 Lesson 1



The loop gain is determined by:

$$T = Af = \frac{R_2}{R_2 + z_o} (-a) (R_1 || R_2) \cdot \left(-\frac{1}{R_2}\right)$$

The input and output impedance of the feedback system is given by:

$$z_{in} = \frac{z_{inA}}{1+T} = \frac{R_1 \parallel R_2}{1+T}, \ z_{out} = \frac{z_{outA}}{1+T} = \frac{R_2 \parallel z_o}{1+T}$$

The transfer function is given by:

$$\frac{v_o}{i_e} = \frac{A}{1+Af} = \frac{1}{1/A+f} \approx \frac{1}{f} = -R_2$$

b) By replacing the feedback net with its h-parameter representation (see 1b)) the following small-signal model can be used:



where  $z_{inA} = \infty$ ,  $z_{outA} = z_o || (R_1 + R_2)$ ,  $A = \frac{R_1 + R_2}{R_1 + R_2 + z_o}a$  and  $v_o = Av_{inA}$ .

The loop gain is given by  $T=Af=\Bigl(\frac{R_1+R_2}{R_1+R_2+z_o}a\Bigr)\frac{R_2}{R_1+R_2}$ 

The type of feedback is series-shunt and therefore the total input and output impedance are given by

$$z_{in} = z_{inA}(1+T) = \infty$$
 and  $\frac{z_{outA}}{1+T} = \frac{z_o || (R_1 + R_2)}{1+T}$ 

Elektronics Systems, http://www.es.isy.liu.se/

31



 Page

 56 of 202

 ID
 jacwi50

Lesson 1

Analog Discrete-Time Integrated Circuits, TSTE80

The transfer function is given by

$$\frac{v_o}{v_{in}} = \frac{A}{1+Af} \approx \frac{1}{f} = \frac{R_1+R_2}{R_2}$$

32

Elektronics Systems, http://www.es.isy.liu.se/



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK Page 57 of 202 ID jacwi50

## 5.6. Feedback factor (K4)

Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 4

#### Exercise K4

Calculated the loop gain: Break the feedback loop



Break the loop

Loop gain:  

$$T(s) = A(s) \frac{1/(sC_1)}{1/(sC_1) + 1/(sC_2)} = \frac{C_2}{C_1 + C_2} A(s) = \beta A(s)$$

The feedback factor:

$$\beta = \frac{C_2}{C_1 + C_2}$$

The closed loop system can be modelled as below (see lesson 1)



where  $f = -sC_2$  and  $Z_i = \frac{1}{sC_1 + sC_2}$ 

The closed loop transfer function is thus given by

$$A_{CL}(s) = \frac{V_{out}}{V_{in}} = sC_1 \frac{Z_i(-A(s))}{1 + Z_i(-A(s))f} = sC_1 \frac{Z_i}{\frac{1}{-A(s)} + Z_if} \approx \frac{sC_1}{f} = -\frac{C_1}{C_2}$$

The loop gain calculated from the system model:

$$T(s) = Z_i(-A(s))f = \frac{1}{sC_1 + sC_2}(-sC_2)(-A(s)) = \frac{C_2}{C_1 + C_2}A(s) \Rightarrow \beta = \frac{C_2}{C_1 + C_2}$$

Conclusion: When calculating the loop gain we can break the loop to directly get the loop gain and feedback factor  $\beta$ , but the total transfer function is **not** given by  $1/\beta$  when using shuntshunt feedback.

Elektronics Systems, http://www.es.isy.liu.se/

47

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 58 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 5.7. Compensation of a two-stage OTA

TSTE80 ATIC & TSEI30 ANTIK

— Page 52

#### 16. Compensation of a two-stage OTA.

a) The resistor value can be choose so that the compensation zero is located at infinity, nulling resistor. The other way is to use the lead compensation method where the zero is placed slightly higher in frequency than the unity-gain frequency.

b) Starting with the Miller capacitor compensation:

The simplified ESSS is shown in Figure 47. The transfer function is calculated using nodal anal-



Figure 47: The ESSS of an ordinary two-stage amplifier with compensation.

ysis in the nodes  $V_x$  and  $V_{out}$ .

$$g_{m1}V_{in} + V_x(g_I + sC_I) + (V_x - V_{out})sC_c = 0$$
 (16.1)

$$g_{mH}V_x + V_{out}(g_H + sC_H) + (V_{out} - V_x)sC_c = 0$$
(16.2)

Solving for  $V_x$  in Eq. (16.2) and inserting it into Eq. (16.1) gives

$$\frac{V_{out}}{V_{in}} = \frac{g_{mI}(g_{mII} - sC_c)}{g_I g_{II} + s((C_{II} + C_c)g_I + (C_I + C_c)g_{II} + C_c g_{mII}) + s^2(C_I C_{II} + C_c (C_I + C_{II}))}$$
  
Some simplification can be in place.  $g_m \gg g$ ,  $C_c \gg C_I$ ,  $C_c \approx C_{II}$ .

$$\frac{V_{out}}{V_{in}} \approx \frac{g_{ml}(g_{mll} - sC_c)}{g_l g_{ll} + sC_c g_{mll} + s^2 C_c C_{ll}}$$
(16.3)

The above equation can be used to get the DC gain, poles and zero.

$$A_{0} = \frac{g_{mI}g_{mII}}{g_{I} \ g_{II}}$$
(16.4)

$$p_1 \approx \frac{g_I g_{II}}{g_{mII} C_c}$$
(16.5)

$$p_{2} \approx \frac{g_{I}g_{II}}{C_{c}C_{II}} \frac{1}{p_{1}} = \frac{g_{mII}}{C_{II}}$$
(16.6)

$$z_1 = -\frac{g_{mII}}{C_c}$$
(16.7)

The zero is located in the right hand plane (RHP).

The unity-gain frequency is approximately give by the expression  $\omega_u \approx A_0 p_1$  if the poles are well separated.



No | 0024 | Title /

TSTE80 ATIC & TSEI30 ANTIK

— Page 53

$$\omega_u \approx \frac{g_{ml}g_{mll}}{g_l} \frac{g_lg_{ll}}{g_{ll}} \frac{g_lg_{ll}}{g_{mll}C_c} = \frac{g_{ml}}{C_c}$$
(16.8)

The resistor and capacitor (lead) compensation is shown in Figure 48. Nodal analysis in the





nodes  $V_x$ ,  $V_c$  and  $V_{out}$  gives the following equations.

$$g_{ml}V_{in} + V_x(g_l + sC_l) + (V_x - V_c)G_c = 0$$
(16.9)

$$(V_x - V_c)G_c + (V_{out} - V_c)sC_c = 0$$
(16.10)

$$g_{mII}V_x + V_{out}(g_{II} + sC_{II}) + (V_{out} - V_c)sC_c = 0$$
 (16.11)

Solving this system of equations gives

$$\frac{V_{out}}{V_{in}} = \frac{g_{mI}(G_c g_{mII} + C_c (-G_c + g_{mII}))s}{a + bs + cs^2 + ds^3}$$
(16.12)

where

$$a = g_I g_{II} G_c \qquad (16.13)$$

$$b = (C_{II}g_I + C_Ig_{II})G_c + C_c(g_Ig_{II} + G_c(g_I + g_{II} + g_{mII}))$$
(16.14)

 $c = C_I C_{II} G_c + C_c (C_{II} g_I + C_I g_{II} + (C_I + C_{II}) G_c) \qquad (16.15)$ 

$$d = C_I C_{II} C_c$$
 (16.16)

The above expressions can be simplified by  $C_{I} \ll C_{II}, \, C_{I} \ll C_{c}, \, g \ll g_{m}, \, \text{and} \, g \ll G_{c}$ 

$$b \approx C_{II}g_IG_c + C_cG_cg_{mII}$$
(16.17)

$$c \approx C_c C_H G_c$$
 (16.18)

The DC gain is

$$A_0 = \frac{g_{mI}g_{mII}G_c}{g_Ig_{II}G_c} = \frac{g_{mI}g_{mII}}{g_Ig_{II}}$$
(16.19)

The first pole is well separated from the other ones.

$$p_1 \approx \frac{a}{b} \approx \frac{g_I g_{II} G_c}{C_{II} g_I G_c + C_c G_c g_{mII}} = \frac{g_I g_{II}}{C_{II} g_I + C_c g_{mII}} \approx \frac{g_I g_{II}}{C_c g_{mII}}$$
(16.20)

The zero is located at

ES, ISY, Linköpings universitet

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES



— Page 54

$$z_1 = \frac{G_c g_{mII}}{C_c (-G_c + g_{mII})} = -\frac{1}{C_c \left(\frac{1}{g_{mII}} - \frac{1}{G_c}\right)}$$
(16.21)

The unity-gain frequency is

$$\omega_u \approx A_0 p_1 \approx \frac{g_{mI}}{C_c} \qquad (16.22)$$

When the compensation circuit is inserted the first pole will decrease in frequency at the same time as the DC gain is not changed. This will result in a decreased unity-gain frequency and a more stable amplifier.

c) To increase the phase margin of the system we need to place the compensation zero of the circuit at a frequency higher than the unity-gain frequency.  $|z_1| > \omega_u$  gives

$$-\frac{1}{C_c \left(\frac{1}{g_{mII}} - \frac{1}{G_c}\right)} > \frac{g_{mI}}{C_c}$$
(16.23)

which can be rearranged according to

$$R_c > \frac{1}{g_{mI}} + \frac{1}{g_{mII}}$$
 (16.24)

If  $R_c > 1/g_{mII}$  then we will have a zero in the left hand plane.



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK

## 5.8. A folded-cascode OTA

TSTE80 ATIC & TSEI30 ANTIK

-Page 55

#### 17. A folded-cascode OTA.

For symmetrical fully differential circuits with only a differential input signal, the node at the source of  $M_5$  is small-signal ground. Further, the circuit is a fully differential gain stage and thereby it is sufficient to compute the small-signal transfer function of half the circuit.

The equivalent small-signal model is shown in Figure 49.



Figure 49: ESSS for the folded-cascode amplifier.

Performing nodal analysis in the nodes Vx, Vv, and Vout results in the following equations

$$g_{m1}V_{in} + V_x g_{ds1} + V_x g_{ds1} + g_{m7}V_x + (V_x - V_{out})g_{ds7} = 0$$
  

$$g_{m8}V_y + (V_y - V_{out})g_{ds8} + V_y g_{ds10} = 0$$
(17.1)  

$$g_{m7}V_x + (V_x - V_{out})g_{ds7} - V_{out}sC_L + g_{m8}V_y + (V_y - V_{out})g_{ds8} = 0$$

Solving for  $V_{out}$  in the system of equations gives

$$\frac{V_{out}}{V_{in}} = \frac{-g_{m1}(g_{m7} + g_{dx7})(g_{m8} + g_{dx8} + g_{dx10})}{(g_{dx1} + g_{dx3})g_{dx7}(g_{m8} + g_{dx8} + g_{dx10}) + (g_{dx1} + g_{dx3} + g_{dx7} + g_{m7})(g_{dx8} + g_{dx10}) + sC_L}$$
(17.2)

dividing by the two expressions within the parenthesis in the numerator and assuming that  $g_m \gg g_{ds}$  gives the following expression

$$\frac{V_{out}}{V_{in}} = \frac{-g_{m1}}{(g_{ds1} + g_{ds3})g_{ds7}} + \frac{g_{ds8}g_{ds10}}{g_{m8}} + sC_L$$
(17.3)

The DC gain is extracted from Eq. (17.3).

$$A_{0} = \frac{-g_{m1}}{(g_{ds1} + g_{ds3})g_{ds7}} + \frac{g_{ds8}g_{ds10}}{g_{m8}} = \frac{-g_{m1}}{g_{out}}$$
(17.4)

and the first pole is given by



$$p_1 = \frac{g_{out}}{C_L}$$
(17.5)

b) The phase margin is increased if the ratio between the second pole and the unity-gain frequency is increased. The unity-gain frequency can be expressed as

$$\omega_u \approx A_o p_1 \approx \frac{g_{m1}}{C_L} \approx \frac{\sqrt{2\mu_n C_{ox} \frac{W_1}{L_1} I_{diff}}}{C_L}$$
(17.6)

where  $I_{diff}$  is the current through transistor  $M_1$ . The second pole is given in the exercise to be

$$p_{2} \approx \frac{g_{m7}}{C_{x}} \approx \frac{g_{m7}}{C_{gs7}} \approx \frac{\sqrt{2\mu_{p}C_{ox}}\frac{W_{7}}{L_{7}}I_{casc}}{\frac{2}{3}C_{ox}W_{7}L_{7}} = \frac{\sqrt{2\mu_{p}}}{\frac{2}{3}\sqrt{C_{ox}}L_{7}\sqrt{W_{7}L_{7}}}$$
(17.7)

where  $I_{casc}$  is the current through transistors  $M_7$ ,  $M_8$  and  $M_{10}$ . The expression for the ratio between the second pole and the unity-gain frequency is given by

$$\frac{p_2}{\omega_u} \approx \frac{\frac{\sqrt{2\mu_p}}{\frac{2}{3}\sqrt{C_{ox}}L_7\sqrt{W_7L_7}}}{\frac{\sqrt{2\mu_nC_{ox}}\frac{W_1}{L_1}I_{diff}}{C_r}} = \frac{3}{2}\sqrt{\frac{\mu_p}{\mu_n}}\frac{\sqrt{L_1C_L}}{C_{ox}L_7\sqrt{W_7L_7W_1}}\sqrt{\frac{I_{casc}}{I_{diff}}}$$
(17.8)

Further, the DC gain can be expressed as

$$\begin{split} & A_{0} \approx \frac{-g_{m1}}{(g_{ds1} + g_{ds3})g_{ds7}} + \frac{g_{ds8}g_{ds10}}{g_{m8}} \approx \\ & \frac{\sqrt{2\mu_{n}C_{ox}\frac{W_{1}}{L_{1}}I_{diff}}}{(\lambda_{1}I_{diff} + \lambda_{3}(I_{diff} + I_{casc}))\lambda_{7}I_{casc}} + \frac{\lambda_{8}\lambda_{10}I_{casc}^{2}}{\sqrt{2\mu_{n}C_{ox}\frac{W_{8}}{L_{7}}I_{casc}}} \approx \\ & \sqrt{2\mu_{p}C_{ox}\frac{W_{7}}{L_{7}}I_{casc}} + \frac{\sqrt{2\mu_{n}C_{ox}\frac{W_{8}}{L_{8}}I_{casc}}}{\sqrt{2\mu_{n}C_{ox}\frac{W_{8}}{L_{8}}I_{casc}}} \\ & \sqrt{2\mu_{n}C_{ox}\frac{\sqrt{W_{1}}I_{diff}}{(\frac{1}{L_{1}}I_{diff} + \frac{1}{L_{3}}(I_{diff} + I_{casc}))\sqrt{I_{casc}}}}{\sqrt{W_{7}L_{7}}} + \frac{I_{casc}^{3/2}}{\sqrt{2\mu_{n}C_{ox}}\sqrt{W_{8}L_{8}}L_{10}}} \end{split}$$
(17.9)

ES, ISY, Linköpings universitet

— Page 56



**Repo/Course** ANTIK

#### TSTE80 ATIC & TSEI30 ANTIK

— Page 57

From Eq. (17.8) and Eq. (17.9) the solution can be computed.

The phase margin can be increased if the area is limited by for example:

Increasing I<sub>casc</sub> the drawbacks will be higher power consumption and lower DC gain.

The phase margin can be increased if the power is critical by for example:

- Increasing C<sub>L</sub>, the drawbacks is decreased slew rate and unity-gain frequency, but the DC gain will not be changed.
- Decrease W<sub>7</sub>, the drawback is decreased DC gain, no changes to the unity-gain frequency or the slew rate.

The phase margin can be increased if the unity-gain frequency and the power consumption is critical for example by:

 Decrease W<sub>7</sub>, the drawback is decreased DC gain, no changes to the unity-gain frequency or the slew rate.



No V 0024 Title

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

## 5.9. OP application (K9)

Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 6

### Exercises

#### Exercise K9

GIC - Generalized impedance converter. The gic can be used to realize on-chip inductances. However, the circuit is area consuming and there are some other drawbacks.

Derive the K-matrix







(If N links with K-matrix  $K_i$  are cascaded, the total system can be described by the matrix product  $K_{TOT} = K_1 K_2 \dots K_N$ .)

V<sub>1</sub>

Assume that the OPamps are ideal. This implies that the voltage over the input must be zero. This forces the potential in  $V_x$  to be equal to  $V_1$  and  $V_2$ , and further  $V_1 = V_2$ . With KCL, and denoting the currents through  $Z_2$  and  $Z_3$  with  $I_{Z2}$  and  $I_{Z3}$ , respectively, we have:

$$V_1 - I_1 Z_1 - I_{Z2} Z_2 = V_x = V_1$$
 which gives  $I_{Z2} = -I_1 Z_1 / Z_2$   
 $V_2 - I_2 Z_4 - I_{Z3} Z_3 = V_x = V_2$  which gives  $I_{Z3} = -I_2 Z_4 / Z_3$ 

Due to the infinite input impedance, there can be no current flowing into the OPamps, and:

$$I_{Z2} = -I_{Z3}$$
 which gives  $-I_1Z_1/Z_2 = I_2Z_4/Z_3$ , or  $I_1 = -I_2\frac{Z_2Z_4}{Z_1Z_2}$ 

From this we get

$$A = 1, B = 0, C = 0, D = \frac{Z_2 Z_4}{Z_1 Z_3}$$

If an impedance, Z, is terminating port two, the relation between output current and voltage is given by

 $V_2 = -I_2 Z$ 

Equations 
$$V_1 = V_2$$
 and  $I_1 = \frac{Z_2 Z_4}{Z_1 Z_3} \cdot \frac{V_2}{Z}$  give

$$Z_{in} = \frac{V_1}{I_1} = \frac{V_2}{\frac{Z_2 Z_4}{Z_1 Z_3} \cdot \frac{V_2}{Z}} = Z \frac{Z_1 Z_3}{Z_2 Z_4}$$

Suppose

Elektronics Systems, http://www.es.isy.liu.se/

63

#### Lesson 6

Analog Discrete-Time Integrated Circuits, TSTE80

$$Z = Z_1 = Z_3 = Z_2 = R$$
 and  $Z_4 = \frac{1}{sC}$ 

we have

 $Z_{in} = sCR^2 = sL$ 

which simulates an inductor.

#### Exercise Extra

Find a signal flow chart which describes a 4th order leapfrog filter. Or generally, an even order leapfrog filter.

64

Elektronics Systems, http://www.es.isy.liu.se/

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 66 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 5.10. Gm-C application (K10)

| Lesson 7                                                                        | Analog Discrete-Time Integrated Circuits, TSTE80 |
|---------------------------------------------------------------------------------|--------------------------------------------------|
| Exercise K10                                                                    | $v_2 \downarrow C_1$                             |
| The equations for the circuit are given by                                      | i2 11                                            |
| $I_2 = sC_1 \cdot (V_2 - V_{out})$                                              | v <sub>1</sub> + v <sub>out</sub>                |
| $I_x = G_m \cdot V_1$                                                           |                                                  |
| $I_2 + I_x = sC_2 \cdot V_{out}$                                                | $\pm c_2$                                        |
| $V_{out} = \frac{1}{sC_2} \cdot (I_2 + I_x) = \frac{C_1}{C_2}(V_2 - V_{out})$   | $(at) + \frac{G_m}{sC_2} \cdot V_1$              |
| $V_{out} = \frac{G_m}{s\alpha}V_1 + \frac{C_1}{\alpha}V_2$ where $\alpha = C_1$ | + C <sub>2</sub>                                 |
| With this circuit we can perform an addition                                    | and an integration.                              |

78

Elektronics Systems, http://www.es.isy.liu.se/

 No
 Rev
 Date
 Repo/Course
 Page

 INSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 67 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 5.11. **OP/OTA stability**

## a) Transfer function

The total transfer function is simply given by identification.

$$\frac{v_{out}}{v_{in}} = \frac{\frac{g_m}{G_I} \cdot \frac{g_m}{G_{II}}}{\left(1 + \frac{s}{G_{II}}\right)} \cdot \left(1 + \frac{s}{\frac{G_{II}}{C_{II}}}\right)$$
(32)

b) Well-separated pools

If the poles are well separated, splitted, then we know that either is  $p_I \gg p_{II}$  or  $p_{II} \gg p_I$ , where the poles are identified from first (I) or second (II) stage.

The phase margin is given by

$$\varphi_m = 90 - atan \left(\frac{\omega_{ug}}{p_2}\right) \tag{33}$$

where  $p_2$  is the dominant pole (either  $p_1$  or  $p_{II}$ ) and  $\omega_{ug} = A_0 p_1$ .

In the 45-degree phase margin case, the  $p_2 = \omega_{ug}$ .

$$\omega_{ug} = A_0 \cdot p_1 = A_I \cdot A_{II} \cdot p_1 = p_2 \Rightarrow \frac{g_m^2}{G_I G_{II}} \cdot p_1 = p_2$$
(34)

which gives us two cases:

$$\frac{g_m^2}{G_I G_{II}} \cdot \frac{G_I}{C_I} = \frac{G_{II}}{C_{II}} \text{ and } \frac{g_m^2}{G_I G_{II}} \cdot \frac{G_{II}}{C_{II}} = \frac{G_I}{C_I}$$
(35)

which boils down to

$$\frac{g_m^2}{G_{II}^2} = \frac{C_I}{C_{II}} \text{ and } \frac{g_m^2}{G_I^2} = \frac{C_{II}}{C_I}$$
(36)

Further on,

$$\frac{g_m^2}{G_I G_{II}} = 7200 \text{ and } \frac{g_m}{G_{II}} = 8 \frac{g_m}{G_I} \Rightarrow G_I = 8 G_{II}$$
(37)

## Combining them

$$8\frac{g_m^2}{G_{II}G_{I}} = \frac{C_I}{C_{II}} \Rightarrow \frac{C_I}{C_{II}} = 8.7200 \text{ and } \frac{g_m^2}{8G_{I}G_{II}} = \frac{C_{II}}{C_{I}} \Rightarrow \frac{C_{II}}{C_{I}} = 7200/8 = 900$$
(38)

So either

$$C_{II} < \frac{C_{I}}{8.7200}$$
 or  $C_{II} > 900 C_{I}$  (39)



No Rev 0024 P6A Title ANTIk

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 69 of 202 ID jacwi50

## **EXERCISE SECTION 6:** NOISE IN CMOS CIRCUITS

- *x* If not stated otherwise, we use the process parameters given in Sec. (), the power supply voltage is  $V_{DD}=3.3$  V, the transistor lengths are L=1 um.
- x If not stated otherwise, the bulks of the NMOS and PMOS transistors are connected to ground and positive supply, respectively.

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 70 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 6.1. Noise in a multi-stage amplifier

TSTE80 ATIC & TSEI30 ANTIK

– Page 58

- 18. Noise in a multi-stage amplifier.
  - a) In Figure 50(b) the small-signal equivalent for the circuit is shown. Further, the gain for each



Figure 50: (a) Multi-stage circuit, (b) small-signal equivalent and (c) superposition principle.

gain stage is computed to

$$A_1 = \frac{-g_{m1}}{g_{ds1} + sC_{gs2}}; A_2 = \frac{-g_{m2}}{g_{ds2} + sC_{gs3}} \text{ and } A_3 = \frac{-g_{m3}}{g_{ds3} + sC_L}$$
(18.1)

The total output noise is now given by superpositioning the different noise contributions according to

$$V_{N,TOT}^{2} = v_{n1}^{2} |A_{1}A_{2}A_{3}|^{2} + v_{n2}^{2} |A_{2}A_{3}|^{2} + v_{n3}^{2} |A_{3}|^{2}$$
(18.2)

where



$$v_{ni}^2 = \frac{8kT}{3} \frac{1}{g_{mi}}$$
(18.3)

By combining Eq. (18.1), Eq. (18.2) and Eq. (18.3) we get

$$V_{N,TOT}^{2} = \frac{8kT}{3} \frac{1}{g_{m1}|g_{ds1} + j2\pi fC_{gs2}|^{2}|g_{ds2} + j2\pi fC_{gs3}|^{2}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{8kT}{3} \frac{1}{g_{m2}|g_{ds2} + j2\pi fC_{gs3}|^{2}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{8kT}{3} \frac{1}{g_{m3}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{8kT}{3} \frac{1}{g_{m3}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{8kT}{(18.4)} \frac{1}{g_{m3}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{1}{(18.4)} \frac{g_{m3}^{2}}{g_{m3}|g_{ds3} + j2\pi fC_{L}|^{2}} + \frac{g_{m3}^{2}}{g_{m3}|$$

and with all  $I_{bias}$  equal and all transistors equally sized -> equal  $g_m$ ,  $g_{ds}$ , and  $C_{gs}$  we get

$$V_{N,TOT}^{2} = \frac{8kT}{3} \frac{g_{m}}{|g_{ds} + j2\pi fC_{L}|^{2}} \left( \frac{g_{m}^{4}}{|g_{ds} + j2\pi fC_{gs}|^{4}} + \frac{g_{m}^{2}}{|g_{ds} + j2\pi fC_{gs}|^{2}} + 1 \right)$$
(18.5)

The equivalent output noise power is computed as the integral of the spectral density over the frequency spectrum. This is here approximated using the noise bandwidth concept. Hence, the output noise power is

$$P_{out} = V_{N, TOT}^2 \frac{p_1}{4} = \frac{2kTg_m}{3} \left( \frac{g_m^4}{g_{ds}^2} + \frac{g_m^2}{g_{ds}^2} + 1 \right) \frac{g_{ds}}{C_L} = \frac{2kTg_m}{3C_L g_{ds}} \left( \frac{g_m^4}{g_{ds}^4} + \frac{g_m^2}{g_{ds}^2} + 1 \right)$$
(18.6)

b) The total output noise scales with  $I_D$  as

$$V_{N,TOT}^{2} \sim \frac{g_{m}}{g_{ds}} \left( \frac{g_{m}^{4}}{g_{ds}^{4}} + \frac{g_{m}^{2}}{g_{ds}^{2}} + 1 \right) \sim \frac{1}{\sqrt{I_{D}}} \left( \frac{1}{I_{D}^{2}} + \frac{1}{I_{D}} + 1 \right); (g_{m} \approx 2\sqrt{\alpha I_{D}},$$

$$g_{ds} \approx \lambda I_{D}), \qquad (18.7)$$

i.e., increasing  ${\cal I}_D$  decreases the equivalent output noise power.

The DC gain of the circuit is given by

$$A_{TOT} = A_1 A_2 A_3 = \frac{g_{m1} g_{m2} g_{m3}}{g_{ds1} g_{ds2} g_{ds3}} \sim \left(\frac{1}{I_D}\right)^{3/2}, \qquad (18.8)$$

i.e., the DC gain will be lower for a larger ID.

The bandwidth of the circuit is approximately given by the dominating pole because  $C_L \gg C_{gs}.$  This pole is computed from

$$A_{3} = \frac{g_{m3}}{(g_{ds3} + sC_{L})} = \frac{g_{m3}/g_{ds3}}{\left(1 + \frac{sC_{L}}{g_{ds3}}\right)},$$
(18.9)

i.e., the pole is given by

$$p_1 = \frac{g_{ds}}{C_L}$$
. (18.10)

ES, ISY, Linköpings universitet

Print Date: 02/17/14, 07:58

This document is released by Electronics Systems (ES), Dep't of E.E., Linköping University. Repository refers to ES



No ty <sub>0024</sub> Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 72 of 202 ID jacwi50

TSTE80 ATIC & TSEI30 ANTIK

— Page 60

Hence, the bandwidth scales as  $p_1 \sim \lambda I_D \rightarrow \text{larger bandwidth for a larger } I_D$ .

c) From Eq. (18.2) we can see that  $A_3$  amplifies all noise sources, i.e., this stage should have the smallest gain.  $A_1$  on the other hand only amplifies the first noise source and should therefore have the largest gain.

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 73 of 202

 Title
 ANTIK Exercises 2014
 ID jacwi50

## 6.2. Noise in CMOS circuits

TSTE80 ATIC & TSEI30 ANTIK

- Page 61

19. Noise in CMOS circuits.

a) The equivalent small-signal model for the circuit is shown in Figure 51.



Figure 51: ESSS for the source-degenerated CS stage. a) Input to output. b) bias to output.

To compute the equivalent output noise power the transfer function from  $V_{in}$  to  $V_{out}$  and from  $V_b$  to  $V_{out}$  is computed. We start by setting up the equations required to compute the transfer function from the input to the output.

$$g_{m1}(V_{in} - V_x) - g_{mbs1}V_x + (V_{out} - V_x)g_{ds1} - V_xg_{ds2} = 0$$
(19.1)

$$g_{m1}(V_{in} - V_x) - g_{mbs1}V_x + (V_{out} - V_x)g_{ds1} + V_{out}SC_L = 0$$
(19.2)

Solving for  $V_{out}$  by eliminating  $V_x$  gives the following transfer function

$$H_{1} = \frac{V_{out}}{V_{in}} = \frac{g_{m1}}{g_{ds1}} \frac{1}{1 + \frac{s}{\frac{g_{ds1}g_{ds2}}{C_{L}(g_{m1} + g_{mbs1} + g_{ds1} + g_{ds2})}}}$$
(19.3)

The equations for the transfer function between  $\boldsymbol{V}_b$  and  $\boldsymbol{V}_{out}$  is given by

$$g_{m2}V_n + g_{ds2}V_x + g_{m1}V_x + g_{mbs1}V_x + (V_x - V_{out})g_{ds1} = 0$$
(19.4)  
$$g_{m1}V_x + g_{mbr1}V_x + (V_x - V_{out})g_{dr1} - V_{out}SC_I = 0$$
(19.5)

 $g_{m1}V_x + g_{mbs1}V_x + (V_x - V_{out})g_{ds1} - V_{out}sC_L = 0$ Solving for  $V_{out}$  by eliminating  $V_x$  results in

$$H_{2} = \frac{V_{out}}{V_{b}} = \frac{(g_{m1} + g_{mbs1} + g_{ds1})g_{m2}}{g_{ds1}g_{ds2}} \frac{1}{1 + \frac{s}{\frac{g_{ds1}g_{ds2}}{C_{L}(g_{m1} + g_{mbs1} + g_{ds1} + g_{ds2})}}}$$

$$\approx \frac{(g_{m1} + g_{mbs1})g_{m2}}{g_{ds1}g_{ds2}} \frac{1}{1 + \frac{s}{\frac{g_{ds1}g_{ds2}}{C_{L}(g_{m1} + g_{mbs1} + g_{ds1} + g_{ds2})}}}$$
(19.6)
The rms output noise is given by

 $V_{no}^2 = \int |H_1|^2 V_{in}^2 df + \int |H_2|^2 V_b^2 df$  (19.7)

- Page 62

where

$$V_{in}^2 = \frac{8kT}{3} \frac{1}{g_{m1}}$$
(19.8)

and

$$V_b^2 = \frac{8kT}{3} \frac{1}{g_{m2}}$$
(19.9)

The last two equations comes from the fact that the thermal noise power of a transistor is modelled as a gaussian white noise source.

The two integrals in Eq. (19.7) can be calculated using the concept of noise bandwidth which results in the following computation.

$$V_{no}^{2} = \left(\frac{g_{m1}}{g_{ds1}}\right)^{2} \frac{p_{1}}{4} V_{in}^{2} + \left(\frac{(g_{m1} + g_{mbs1})g_{m2}}{g_{ds1}g_{ds2}}\right)^{2} \frac{p_{1}}{4} V_{b}^{2}$$
(19.10)

$$\begin{aligned} V_{no}^{2} &= \frac{2kT}{3C_{L}} \left( \frac{g_{m1}}{g_{ds1}} g_{ds2} + \frac{(g_{m1} + g_{mbs1})^{2} g_{m2}}{g_{ds1} g_{ds2}} \right) \frac{1}{g_{m1} + g_{mbs1} + g_{ds1} + g_{ds2}} \approx \\ &\approx \frac{2kT}{3C_{L}} \left( \frac{g_{m1}}{g_{ds1}(g_{m1} + g_{mbs1})} g_{ds2} + \frac{(g_{m1} + g_{mbs1}) g_{m2}}{g_{ds1} g_{ds2}} \right) \\ &\approx \frac{2kT}{3C_{L}} \left( \frac{g_{ds2}}{g_{ds1}} + \frac{g_{m1} g_{m2}}{g_{ds1} g_{ds2}} \right) \end{aligned}$$
(19.11)

b) Relevant design parameters are for example the current through the circuit and the size of the transistor.

Rewriting the Eq. (19.11) with the design parameters yields

$$V_{no}^{2} = \frac{2kT}{3} \frac{1}{C_{L}} \left( \frac{L_{2}}{L_{1}} + \frac{\sqrt{2\mu_{n}C_{ox}W_{1}L_{1}}\sqrt{2\mu_{n}C_{ox}W_{2}L_{2}}}{I_{bias}} \right)$$
(19.12)

The DC gain from the input to the output is given by

$$A_{0} = \frac{g_{m1}}{g_{ds1}} \approx \sqrt{\frac{2\mu_{n}C_{os}W_{1}L_{1}}{I_{bias}}}$$
(19.13)

and the unity-gain frequency is given by

$$\omega_{u} \approx A_{0} p_{1} \approx \frac{g_{ds2}g_{m1}}{(g_{m1} + g_{mbs1} + g_{ds1} + g_{ds2})C_{L}} \approx \frac{g_{ds2}}{C_{L}} \approx \frac{I_{bias}}{L_{2}C_{L}}$$
(19.14)

The equivalent output noise power can be reduced by:

- Increase the bias current -> Decreased DC gain, Increased unity-gain frequency, and Increased slew rate.
- Decreased W<sub>2</sub> -> No change to the DC gain, unity-gain frequency or slew rate.
- Decrease L<sub>2</sub> -> No change to the DC gain, increased unity-gain freq. and no change to the slew rate.

No Rev Date **Repo/Course** Page Linköping University 0024 P6A ANTIK 2014-02-07 75 of 202 ANTIK Exercises 2014 Title ID jacwi50

## 6.3. Noise in an amplifier

TSTE80 ATIC & TSEI30 ANTIK

- Page 63

20. Noise in an amplifier.

a) The ESSS is shown in Figure 52.



Figure 52: The ESSS of the noisy circuit

We have to calculate the transfer function from the gate of transistor M1 to the output, H1, from transistor M2 to the output, H2, and from the  $V_{in}$  to the output, H.

$$H1 = \frac{g_{m1}g_{m2}}{g_{ds1}g_{ds2} + s(g_{ds1}C_L + g_{ds2}C_{gs2}) + s^2C_LC_{gs2}}$$
(20.1)

According to exercise 2 the poles of the transfer function can be extracted directly.

$$p_{11} \approx \frac{g_{ds2}}{C_L}$$
(20.2)

and

$$p_{12} \approx \frac{g_{ds1}}{C_{gs2}}$$
 (20.3)

Continuing with the transfer function from the gate of M2 to the output.

$$H2 = -\frac{g_{m2}}{g_{ds2} + sC_L}$$
(20.4)

The transfer function from  $V_{in}$  to the output is

$$H = \frac{(g_{m1} + g_{ds1})g_{m2}}{g_{ds1}g_{ds2} + s(g_{ds1}C_L + g_{ds2}C_{gs2}) + s^2C_LC_{gs2}}$$
(20.5)

The spectral density of the output can be calculated as

$$S_{out}(f) = |H_1(f)|^2 V_{n1} + |H_2(f)|^2 V_{n2}$$
 (20.6)

where

$$V_{ni} = \frac{8kT}{3} \frac{1}{g_{mi}}$$
(20.7)

The noise power at the output can now be calculated according to the equation below.

$$V_{out}^2 = \int_{0}^{\infty} S_{out}(f) df \qquad (20.8)$$

If we do not like to perform the integration we can use the concept of noise bandwidth (see

chapter 4 in Johns&Martin). The integral of a one pole system (or a system with well separated poles) is equivalent to the integral of a rectangle with the width of the dominant pole divided by four.

$$V_{out}^2 = \frac{2kTg_{m2}}{3} \frac{1}{g_{ds2}C_L} \left( \frac{g_{m1}g_{m2}}{g_{ds1}^2} + 1 \right)$$
(20.9)

b) Derive the noise voltage that can be referred to the input.

The input referred noise voltage can be obtain by dividing the output referred noise voltage by  $|H_1|^2$ .

$$S_{in}(f) = S_{out}(f) / |H_1|^2$$
  
(20.10)

This gives the answer

TSTE80 ATIC & TSEI30 ANTIK

$$S_{in}(f) = \frac{8kTg_{ds2}}{3} \left(1 + \frac{g_{ds1}}{g_{m1}}\right)^2$$
(20.11)

c) Propose one way to increase the maximum signal-to-noise ratio, SNR in the circuit. What will happen to the DC gain, unity-gain frequency, bandwidth and the phase margin of the circuit? The gain, p1, p2,  $\omega_{\mu}$  of the circuit are already derived. Assume that the input voltage source is white.

$$V_{in}^{2} = S_{in}(f) = \frac{2kT}{3} \frac{1}{g_{m1}} \left( 1 + \frac{g_{ds1}^{2}}{g_{m1}g_{m2}} \right) \frac{g_{ds2}}{C_{L}}$$
(20.12)

$$\propto \frac{2kTg_{ds2}}{3} \frac{1}{g_{m1}} \frac{1}{C_L} \left( 1 + \frac{g_{ds1}^2}{g_{m1}g_{m2}} \right)$$
(20.13)

$$\propto \frac{I_2}{L_2} \sqrt{\frac{L_1}{W_1 I_1}} \left( 1 + \frac{I_1^2}{L_1^2} \sqrt{\frac{L_1 L_2 I_1 I_2}{W_1 W_2}} \right)$$
(20.14)

$$A_0 = \frac{g_{m1}g_{m2}}{g_{ds1}g_{ds2}} \propto \sqrt{\frac{W_1L_1W_2L_2}{I_{bias1}I_{bias2}}}$$
(20.15)

$$p1 = \frac{g_{ds2}}{C_L} \propto \frac{I_2}{L_2 C_L}$$
(20.16)

$$p_2 \approx \frac{g_{ds1}}{C_{gs2}} \propto \frac{I_1}{W_2 L_1 L_2}$$
 (20.17)

$$\omega_{u} \approx A_{0} p_{1} = \frac{g_{m1} g_{m2}}{g_{ds1} C_{L}} \propto \sqrt{\frac{W_{1} L_{1} W_{2} I_{bias2}}{L_{2} I_{bias1} C_{L}}}$$
(20.18)

The above five equations shows that will happen if a parameter is changed. Remember that

ES, ISY, Linköpings universitet

No Linköping University 0024 INSTITUTE OF TECHNOLOGY Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

— Page 64

**Repo/Course** 

ANTIK


 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 77 of 202

 ID
 jacwi50

TSTE80 ATIC & TSEI30 ANTIK

— Page 65

| $1 \gg \frac{1}{g_{j}}$ | $\frac{g_{ds1}}{g_{m1}g_{m2}}^2$ |           |           |            | (20.19)         |
|-------------------------|----------------------------------|-----------|-----------|------------|-----------------|
| Change                  | noise                            | A0        | pl        | unity-gain | phase<br>margin |
| Increase<br>W1          | decreases                        | Increases | no change | increases  | decreases       |
| increase I1             | decreases                        | decreases | no change | decreases  | increases       |
| Increase<br>W2          | decreases                        | increases | no change | increases  | decreases       |
| decrease I2             | decreases                        | increases | decreases | decreases  | increases       |

### 6.4. Noise in a common-source amplifier biased by a current mirror

TSTE80 ATIC & TSEI30 ANTIK

Noise in a common-source amplifier biased by a current mirror.
 a) The spectral density function of for the resistor is given by

$$V_R^2(f) = 4kTR$$
 (21.1)

The ESSS is shown in Figure 53.



Figure 53: The ESSS of the noisy circuit.

We have to calculate the transfer function from the drain of transistor M1 to the output, H1, from transistor M2 to the output, H2, from transistor M3 to the output, H3, and from the resistor to the output, H4.

Consider a current source at in parallel with transistor M1 this will give a transfer function from that current source to the output according to

$$H1 = -\frac{1}{g_{ds1} + g_{ds2} + sC_L}$$
(21.2)

the pole is located in

$$p_1 = \frac{g_{ds1} + g_{ds2}}{C_L}$$
(21.3)

Continuing with the transfer function from the noise current source in transistor M2 to the output. This gives that H2 = H1.

The transfer function from M3 to the output is given by

$$H_3 = \frac{V_{out}}{V_x} \frac{V_x}{I_{nM3}} = -\frac{g_{m2}}{g_{ds1} + g_{ds2} + sC_L} \frac{1}{g_{ds3} + g_{m3} + \frac{1}{P}}$$
(21.4)

The transfer function from the resistor to the output is given by

$$H_4 = \frac{V_{out}V_x}{V_x}I_R = -\frac{g_{m2}}{g_{ds1} + g_{ds2} + sC_L}\frac{1}{g_{ds3} + g_{m3} + \frac{1}{R}}$$
(21.5)

The spectral density function of the output can be calculated as

ES, ISY, Linköpings universitet

- Page 66



TSTE80 ATIC & TSEI30 ANTIK

$$S_{out}(f) = |H_1(f)|^2 I_{n1}^2 + |H_2(f)|^2 I_{n2}^2 + |H_3(f)|^2 I_{n3}^2 + |H_4(f)|^2 I_R^2$$
(21.6)

where

$$I_{ni} = \frac{8kT}{3}g_{mi}$$
(21.7)

The noise power at the output can now be calculated according to

$$V_{out}^2 = \int_{0}^{\infty} S_{out}(f) df \qquad (21.8)$$

If we do not like to perform the integration we can use the concept of noise bandwidth (see chapter 4 in Johns&Martin). The integral of a one pole system (or a system with well separated poles) is equivalent to the integral of a rectangle with the width of the dominant pole divided by four.

$$V_{out}^{2} = \frac{2kT}{g_{ds2} + g_{ds1}} \frac{1}{C_{L}} \left[ \frac{g_{m1}}{3} + \frac{g_{m2}}{3} + \frac{g_{m2}^{2}}{\left(\frac{1}{R} + g_{m3} + g_{ds3}\right)^{2}} \left(\frac{g_{m3}}{3} + \frac{1}{2R}\right) \right]$$
(21.9)

b)

- Increase the load capacitor. This will decrease the unity-gain frequency of the amplifier, but the gain will not change.
- Decrease the resistance R. This will increase the current through transistor M3 and thereby
  through all transistors. The output noise voltage is approximately proportional to the inverse of
  the square root of the current through transistor M1. g<sub>m3</sub> » 1/R is assumed. Increasing the current will decrease the DC gain of the circuit but increase the unity-gain frequency.
- · Decrease the size of M1. Decreases the DC gain and the unity-gain frequency.
- Decrease the size of both M2 and M3 => approximately constant current. No change will happen to neither the DC gain nor the unity-gain frequency.

c) The ESSS is the same as in Figure 53. The transfer function H1 and H2 will not be affected, but H3 and H4 will be changed.

$$H_3 = \frac{g_{m2}}{g_{ds1} + g_{ds2} + sC_L} \frac{1}{\frac{1}{R} + g_{m3} + g_{ds3} + sC_1}$$
(21.10)

$$H_4 = \frac{g_{m2}}{g_{ds1} + g_{ds2} + sC_L} \frac{1}{\frac{1}{R} + g_{m3} + g_{ds3} + sC_1}$$
(21.11)

The dominating pole of both H3 and H4 are approximately

$$p = \frac{\frac{1}{R} + g_{m3} + g_{ds3}}{C_1}$$
(21.12)

Using the same way to calculate the output noise as in 3a) gives

$$V_{out}^{2} = \frac{2kT}{g_{ds2} + g_{ds1}} \left( \frac{1}{3C_{L}} (g_{m1} + g_{m2}) + \frac{g_{m2}^{2}}{g_{ds2} + g_{ds1}} \frac{1}{\frac{1}{R} + g_{m3} + g_{ds3}} (\frac{g_{m3}}{3C_{1}} + \frac{1}{2R}) \right)$$

ES, ISY, Linköpings universitet

— Page 67



### 6.5. Opamp noise (K6)

Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 5

#### Exercise K6

1. Determine the transfer functions,  $H_i = \frac{V_o}{V_{ni}}$ , from all the noise sources in the amplifier (one for each transistor) to the output.

2. Calculate the total output noise by 
$$S_{o, tot}(f) = \sum_{i=1}^{7} |H_i| S_i(f)$$

3. calculate the equivalent input noise by  $S_{i,tot}(f) = \frac{S_{o,tot}(f)}{A_{tot}}$ 

The noise sources in the differential amplifier have the following transfer functions to the gate of  $M_7$  (the output of stage 1:  $V_{o1}$ ).

$$\begin{vmatrix} \frac{V_{o1}}{V_{n1}} \end{vmatrix} = \begin{vmatrix} \frac{V_{o1}}{V_{n2}} \end{vmatrix} = g_{m1}R_{out1}, \\ \begin{vmatrix} \frac{V_{o1}}{V_{n3}} \end{vmatrix} = \begin{vmatrix} \frac{V_{o1}}{V_{n4}} \end{vmatrix} = g_{m3}R_{out1} \text{ and } \begin{vmatrix} \frac{V_{o1}}{V_{n5}} \end{vmatrix} = \frac{g_{m5}}{g_{m3}} \\ \text{where } R_{out1} = r_{ds4} \parallel r_{ds2} \text{ and } R_{out2} = r_{ds6} \parallel r_{ds7}.$$

To get the total transfer function to the output the noise voltages are amplified by the gain of stage 2:

$$|H_1| = |H_2| = g_{m1}R_{out1} \cdot g_{m7}R_{out2}, |H_3| = |H_4| = g_{m3}R_{out1} \cdot g_{m7}R_{out2} \text{ and }$$

$$|H_5| = g_{m5}/g_{m3} \cdot g_{m7}R_{out2}$$

The transfer functions for the transistors in stage 2 are: The transfer functions  $|H_1| = g_{m7}R_{out2}$  and  $|H_7| = g_{m7}R_{out2}$ .

$$|H_6| = g_{m6} R_{out2}$$
 and  $|H_7| = g_{m7} R_{out}$ 

The total equivalent input noise spectral density is thus given by

$$\begin{split} S_{i,tot}(f) &= \sum_{1=1}^{\prime} \frac{|H_i|S_i(f)}{A_{tot}} = S_1(f) + S_2(f) + \left(\frac{g_{m3}}{g_{m1}}\right)^2 (S_3(f) + S_4(f)) + \\ &+ \left(\frac{g_{m5}}{g_{m3}A_1}\right)^2 S_5(f) + \left(\frac{1}{A_1}\right)^2 S_7(f) + \left(\frac{g_{m6}}{g_{m7}A_1}\right)^2 S_5(f) \approx \\ &\approx 2 \cdot S_1(f) + \left(\frac{g_{m3}}{g_{m1}}\right)^2 2 \cdot S_3(f) \end{split}$$
 where  $S_i(f) = 4kT_2^2 \frac{1}{3g_{mi}} + \frac{K}{(W/L)_i C_{ox} f}$ 

Conclusions:

- Noise contributions from M<sub>5</sub>-M<sub>7</sub> are small
- · Large area for the transistors => small 1/f-noise
- \*  $g_{m1} > g_{m3} \Longrightarrow$  small contribution from  $M_3-M_4$ .
- Large g<sub>m1</sub> => Small thermal noise in M<sub>1</sub>-M<sub>2</sub>.

Elektronics Systems, http://www.es.isy.liu.se/

53



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 81 of 202 ID jacwi50

# 6.6. Opamp noise 1



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 82 of 202 ID jacwi50

# 6.7. Opamp noise 2



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 83 of 202 ID jacwi50

# 6.8. Opamp noise 3



Rev P6A ANTIK Exercises 2014 Repo/Course ANTIK

Page 84 of 202 ID jacwi50

**EXERCISE SECTION 7: CONTINUOUS-TIME FILTERS** 

Date

2014-02-07

Repo/Course

ANTIK

### 7.1. First-order filter

Some important reasons for migrating to an active filter implementation are

- > Poles and zeros can be placed anywhere in the real axis
- > Poles and zeros can be placed independently
- > The filter can be loaded without altering the transfer function.
- > Integration and differentiation functions can be implemented
- > Active filters can be designed to have a certain gain
- > Cascading is possible to realize higher-order filters



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 86 of 202 ID jacwi50

## 7.2. Bilinear transfer functions



Page 87 of 202 ID jacwi50

# 7.3. Higher-order filters starting point (S 5.3)

TBD Refer pp. 104-107, 'Design of Analog Filters', Schaumann and Valkenburg



Date

2014-02-07

Repo/Course ANTIK

Page 88 of 202 ID jacwi50

## 7.4. Biquads (S 5.4)

TBD Refer Ex 3.11, pp. 107-109, 'Design of Analog Filters', Schaumann and Valkenburg



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 89 of 202 ID jacwi50

## 7.5. Tow-Thomas (S 5.6)

TBD Refer pp. 129-134, 'Design of Analog Filters', Schaumann and Valkenburg



**Repo/Course** ANTIK Page 90 of 202 ID jacwi50

# 7.6. Sensitivity analysis (S 5.7)

a) passive low pass RLC - Refer pp. 460-461, 'Design of Analog Filters', Schaumann and Valkenburgb) inverting amplifier - Refer pp. 457-458, 'Design of Analog Filters', Schaumann and Valkenburg



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 91 of 202 ID jacwi50

# 7.7. Sallen Key



NoRev0024P6ATitleANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK

### 7.8. Butterworth LP-filter

TSTE80 ATIC & TSEI30 ANTIK

— Page 68

### 2.9 — Continuous-time filters

22. Butterworth LP-filter.

From the specification we get that  $A_{max} = 3 \text{ dB}$  at  $\omega_c = 2\pi \cdot 3.5 \cdot 10^3 \approx 22 \text{ krad/s}$  and that  $A_{min} = 25 \text{ dB}$  at  $\omega_s = 2\pi \cdot 10 \cdot 10^3 \approx 63 \text{ krad/s}$ .

Nomogram and formulas gives us a filter order of N = 3 (page 27 and 25).

According to the "Tabell och Formelsamlingen" at page 23 the in-resistance for the voltage supply is normalized to  $1/R_i$ . This gives us the refection factor  $r = R_L/R_i = 600/1200 = 0.5$ .

From the table at page 28 (r = 0.5) we get the normalized values:

 $L_{1n} = 3,2612, C_{2n} = 0,7789, L_{3n} = 1,1811$ Which are denormalized according to  $L = \frac{R_0 L_n}{\omega_0}$  and  $C = \frac{C_n}{\omega_0 R_0}$  which finally gets us:  $L_1 = 88,9mH, C_2 = 59nF, L_3 = 49mH^0$ 

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 93 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

### 7.9. Chebychev LP filter

TSTE80 ATIC & TSEI30 ANTIK

- Page 69

### 23. Chebychev LP filter.

The specification is given as:

 $\omega_c = 1000 \text{ rad/s}, \omega_s = 2000 \text{ rad/s}, Z_L = 1k\Omega, Z_i = 125\Omega$ .

A filter of Chebyshev I type shall be implemented, with lowest possible order that meets the specification above. The transfer curve is normalized giving us the maximal value  $H_0 = 1$ . By using that and the information given by the specification we get:

 $A_{max} = 20\log 1, 2 \approx 1,58 \, dB \text{ and } A_{min} = 20\log(1/0, 1) = 20 \, dB$  (23.1)

By using a nomogram we can derive the filter order but it can also be calculated as

$$N = \left| \operatorname{acosh} \sqrt{\frac{10^{0,1A_{min}} - 1}{10^{0,1A_{max}} - 1}} / \operatorname{acosh} \left(\frac{\omega_s}{\omega_c}\right) \right| \approx \lceil 2,58 \rceil = 3$$
(23.2)

We also know that we shall implement a current-mode filter and that  $r = |Z_i/Z_L| = 1/8$ . The ripple can be derived to be approximately 1,6 dB. This means that we shall use the closest lower value given by the table (= 1dB, page 36). We read the component values – and since we have a current mode filter and we have an odd filter order (N = 3) the first component must be a capacitance (page 23).

$$C_{1n} = 12,5563$$

$$L_{2n} = 0,1657$$

$$C_{3n} = 8,8038$$

$$I = C_{1}$$

$$L_{2} = C_{3}$$

$$L_{2} = C_{3}$$

$$Z_{L}$$

The values are de normalized, which gives us:

$$C_1 = \frac{C_{1n}}{\omega_0 Z_L} = \frac{12,5563}{1000 \cdot 1000} = 12,5563 \mu F$$
(23.3)

 $\sim \sim$ 

$$L_2 = \frac{Z_L L_{2n}}{\omega_0} = \frac{1000 \cdot 0.1657}{1000} = 0.1657H$$
(23.4)

$$C_3 = \frac{C_{3n}}{\omega_0 Z_L} = 8,8038\,\mu F \tag{23.5}$$



### 7.10. Butterworth BS-filter

TSTE80 ATIC & TSEI30 ANTIK

- Page 70

#### 24. Butterworth BS-filter.

From the text we get the following specification.



First we transform the BS-specification to an LP-specification. According to page 67 in "Tabell och Formelsamlingen" we get:

$$\begin{pmatrix} \omega_1^2 = \omega_1 \omega_2 = \omega_3 \omega_4 = 1600 \cdot 2000 = 32 \cdot 10^6 \\ \Omega_2 = \frac{\omega_1^2}{\omega_4 - \omega_3} = \frac{32 \cdot 10^5}{3200} = 1 \cdot 10^3 \text{ [rad/s]} \\ \Omega_3 = \frac{\omega_1^2}{\omega_2 - \omega_1} = \frac{32 \cdot 10^5}{400} = 8 \cdot 10^3 \text{ [rad/s]} \end{cases}$$

Nomogram, (the requirement on the attenuation is the same as for the BS specification) and the transformed frequencies gives the filter order N=3. We now get the normalized element values from table (r=1) and we de normalized them according to page 22 in "Tabell och Formelsamlingen" ( $R_0 = 100$ ,  $\omega_0 = \Omega_2$ ):



Now we can transform our LP-filter back to the specified BP-filter according to page 67 in



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK **Page** 95 of 202 **ID** jacwi50

### TSTE80 ATIC & TSEI30 ANTIK

— Page 71



### 7.11. A doubly resistive terminated ladder network

TSTE80 ATIC & TSEI30 ANTIK

— Page 72

#### 25. A doubly resistive terminated ladder network.

The solution is much the same as for Exercise 1.3, but since it is not specified which filter type to use it could be interesting to se how the filter order differs between the different filter types. First we transform the BS-specification to an LP-specification according to:

 $\begin{cases} \omega_{I}^{2} = 4\pi^{2} \cdot 0.9 \cdot 9 \cdot 10^{6} \\ \Omega_{2} = 2\pi \cdot 10^{3} \text{ [rad/s]} \\ \Omega_{3} = 2\pi \cdot 3 \cdot 10^{3} \text{ [rad/s]} \end{cases}$  Now we can use either a nomogram or some computer based program, e.g. Matlab to derive the different filter orders. The following Matlab code can be used to derive the filter orders for a Butterworth-, Chebyshev I-, and a Cauer-type filter.

```
% Filter specification
Wc = 2*pi*le3;
Ws = 6*pi*le3;
Amax = 1;
Amin = 40;
% Filter order for a Butterworth-type filter
NBW = buttord(Wc, Ws, Amax, Amin,'s')
> NBW = 5
% Filter order for a Chebyshev I-type filter
NCI = cheblord(Wc, Ws, Amax, Amin,'s')
> NCI = 4
% Filter order for a Cauer-type filter
NCA = ellipord(Wc, Ws, Amax, Amin,'s')
> NCA = 3
```

Here we can see that for the given specification the Cauer-type filter gives the lowest filter order (N=3) followed by the Chebyshev I-type filter (N=4) and finally the Butterworth-type filter (N=5).

2.10 — Switched Capacitor Circuits



# 7.12. First-order GmC filter (Ex. 15.2 J&M)

x Covered by the main course book. The solutions are found via the course web page.

## 7.13. Second-order GmC filter (Ex. 15.3 J&M)

x Covered by the main course book. The solutions are found via the course web page. Linköping University 0024 INSTITUTE OF TECHNOLOGY

 Rev
 Date

 4
 P6A
 2014-02

 e
 ANTIK Exercises 2014

Date 2014-02-07

### 7.14. Active filters (K11)

### Analog Discrete-Time Integrated Circuits, TSTE80

#### Exercise K11

Realize the filter having the transfer function  $\frac{1}{10^6}$ 

 $H(s) = \frac{1}{s^2 + 3 \times 10^5 \cdot s + 6 \times 10^6}$ 

We rewrite the function as

 $Y(s) \cdot [s^2 + 3 {\times} 10^5 \cdot s + 6 {\times} 10^6] = 1 {\times} 10^6 \cdot X(s)$  Or

$$Y(s) = -\frac{3 \times 10^5}{s} Y(s) - \frac{6 \times 10^6}{s^2} Y(s) + \frac{1 \times 10^6}{s^2} X(s)$$

The flow graph is transformed.  $A = -6 \times 10^6$ 

 $B = -3 \times 10^5$  and  $D = -1 \times 10^6$ . Note the insertion of the inverter. This can now be used to implement the active filter.

(Note that there is no inversion included in the active RC filter implementation). Now the component values have to be determined. Assume all capacitances to be equal. We can see that the intermediate node can be written as



Identifying this from the active implementation, we have

$$V_M = -\frac{1}{sR_AC} \cdot Y(s) - \frac{1}{sR_CC} \cdot X(s)$$

This gives

$$A = -\frac{1}{R_A C} = -6 \times 10^6$$
 and  $D = -\frac{1}{R_D C} = -1 \times 10^6$ 

We also see that the output can be written as

$$Y(s) = \frac{1}{s} \cdot V_M + \frac{B}{s} \cdot X(s)$$

Identifying this from the active implementation, we have

$$B = -\frac{1}{R_B C} = -3 \times 10^5$$

We also see that the implementation above is impossible. The intermediate node  $V_M$  is **not** transformed correctly. In fact, we have to inverse the voltage with a buffer.

Elektronics Systems, http://www.es.isy.liu.se/

65



**Repo/Course** 

Lesson 6

ANTIK



| And The Contraction of the Contr | Linköping University    | No    | Rev          | Date       | Repo/Course | Pag | je      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|--------------|------------|-------------|-----|---------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         | 0024  | P6A          | 2014-02-07 | ANTIK       | 100 | of 202  |
| PONINGS UNTVERSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | INSTITUTE OF TECHNOLOGY | Title | ANTIK Exerci | ises 2014  |             | ID  | jacwi50 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |       |              |            |             |     |         |

| Less | on 6 | Analog Discrete-Time Integrated Circuits, TSTE8 |
|------|------|-------------------------------------------------|
|      |      |                                                 |

| Then we identify<br>$\frac{1}{sZC} = \frac{1}{s}$ or $Z = \frac{1}{C}$<br>Set the capacitance to say $C = 1\mu$ F.<br>The equations give | $R_A$ $C$ $r$ $R_B$ $C$ $r$ $R_B$ $C$ $r$ $R_B$ $C$ $r$ |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| $R_A = \frac{1}{6}, R_D = \frac{1}{1}, R_B = \frac{10}{3}$ and $Z = R = 1 \times 10^6$ .                                                 |                                                                                             |

We do some notations. The structure could be changed by letting A be positive using an inverting buffer on the output signal instead. This decreases the number of opamps with one. We thereby also conclude that we do not find the simplest structure by forcing all input arguments to the summation nodes to be negative. We also see that we can use the inverting buffers to scale signal levels and relaxing the size on Z. There are numerous way to implement the filter. One can also soon realize that  $R_A$ ,  $R_D$  and Z can dependently be scaled and still maintain true transfer function, see next exercise.

66

Elektronics Systems, http://www.es.isy.liu.se/

Linköping University

No Rev 0024 P6A Title

Date 2014-02-07 ANTIK Exercises 2014

#### 7.15. Active filters (K12)

#### Lesson 7

### Analog Discrete-Time Integrated Circuits, TSTE80

#### Exercise K12

Realize the filter having the transfer function

$$H(s) = \frac{-1 \times 10^6 (s-1)}{s^2 + 3 \times 10^5 \cdot s + 6 \times 10^6}$$

 $\Delta_D$ The function is rewritten in the same manner as in the previous exercise. In this case we however have a slightly different structure.

$$Y(s) = -\frac{3 \times 10^5}{s} Y(s) - \frac{6 \times 10^6}{s^2} Y(s) - \frac{1 \times 10^6}{s} X(s) + \frac{1 \times 10^6}{s^2} X(s)$$

We assume that we feed back the positive output (constant A) and we construct with a negative intermediate node,  $-V_M$ .

With

$$A = 6 \times 10^{6}, B = -3 \times 10^{5}, D = 1 \times 10^{6}$$
 and  $E = -1 \times 10^{6}$ 

In this implementation we will follow the signal flow graph





80

Elektronics Systems, http://www.es.isy.liu.se/



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 102 of 202 ID jacwi50

#### Active filters (K13) 7.16.



Date

2014-02-07

Repo/Course ANTIK

Page 103 of 202 ID jacwi50

#### Active filters (K14) 7.17.

No Rev Date Linköping University 0024 P6A 2014-02-07 ANTIK Exercises 2014 Title

Repo/Course

ω

ANTIK

#### 7.18. Leapfrog filters (K15)

| Lesson 6 | Analog Discrete-Time Integrated Circuits, TSTE80 |
|----------|--------------------------------------------------|

#### Exercise K15

 $A(\omega)=-10\log|H(\omega)|^2$ Pass Band: 0 < f < 3.5 kHz and  $A_{max} = 1 \text{ dB}$ Stop Band  $f > 10 \,\mathrm{kHz}$  and  $A_{min} = 20 \,\mathrm{dB}$ Passive Butterworthfilter, order is found in table to be N = 3. We choose a voltage driven  $\pi\operatorname{-net}$  with reflection r = 1 for symmetry. Resistances are chosen to be  $R_i = R_L = R_0 = 1 k \Omega$ 0 ω, ω

Component values are found in table to be:

$$C_{3n} = 1$$
,  $L_{2n} = 2$  and  $C_{1n} = 1$ 

These values are denormalized according table to

$$C = \frac{C_n}{\omega_0 R_0}, L = \frac{R_0 L_n}{\omega_0}, \text{ with } \omega_0 = \omega_c \varepsilon^{-1/N} = \omega_c [\sqrt{10^{0.1A_{\text{max}}} - 1}]^{-1/N} \approx 27.55 \text{ krad/s}$$

This gives

R):

68

$$C_1 = C_3 = 36.3nF$$
 and  $L_2 = 72.6mH$ 

A number of filter components have been found. Create a signal flow chart for the circuit. The nodal volt-E ages for the circuit is found to be (normalized with

$$\begin{split} I_0 &= \frac{E-V_1}{R_i} & RI_0 &= \frac{R}{R_i}(E-V_1) \\ V_1 &= \frac{1}{sC_1}(I_0-I_2) & V_1 &= \frac{1}{sC_1R}(RI_0-RI_2) \\ I_2 &= \frac{V_1-V_3}{sL_2} & RI_2 &= \frac{R}{sL_2}(V_1-V_3) \\ V_3 &= \frac{1}{sC_3}(I_2-I_4) & V_3 &= \frac{1}{sRC_3}(RI_2-RI_4) \\ I_4 &= \frac{V_3}{R_L} & RI_4 &= \frac{R}{R_L}V_3 \end{split}$$

From these equations we find:

Elektronics Systems, http://www.es.isy.liu.se/



No ity <sub>0024</sub> Title

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 105 of 202 ID jacwi50

Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 6



Modify the graph by propagating the inverters and denote negative voltage nodes:



We now have a number of integrators,  $K \frac{1}{s}$ . Realized with operational amplifiers we have a structure according to



We now have to determine the component values for this realization, This is done by comparing the signal flow chart with the OPamp net:

Leapfrog Signal flow graph Result

Elektronics Systems, http://www.es.isy.liu.se/

69



Lesson 6

Analog Discrete-Time Integrated Circuits, TSTE80

$$\begin{split} [-V_1]_E &= -\frac{1}{sC_4} \frac{E}{R_4} & [-V_1]_E = \frac{R}{R_i} \cdot -\frac{E}{sRC_1} = -\frac{E}{sR_iC_1} C_4R_4 = C_1R_i \\ [-V_1]_{-V_1} &= -\frac{1}{sC_4} \cdot \frac{V_1}{R_5} & [-V_1]_{-V_1} = \frac{R}{R_i} \cdot -\frac{-V_1}{sRC_1} = -\frac{-V_1}{sR_iC_1} C_4R_5 = C_1R_i \\ [-V_1]_{-RI_2} &= -\frac{1}{sC_4} -\frac{-RI_2}{R_6} & [-V_1]_{-RI_2} = -\frac{1}{sRC_1}(-RI_2) & C_4R_6 = C_1R \\ [-RI_2]_{-V_1} &= -\frac{(-1)}{sC_5} \cdot \frac{-V_1}{R_7} & [-RI_2]_{-V_1} = \frac{R}{sL_2}(-V_1) & C_5R_7 = L_2/R \\ [-RI_2]_{V_3} &= -\frac{(-1)}{sC_5} \cdot \frac{V_3}{R_9} & [-RI_2]_{V_3} = \frac{R}{sL_2}V_3 & C_5R_8 = L_2/R \\ [V_3]_{-RI_2} &= -\frac{1}{sC_6} -\frac{-RI_2}{R_9} & [V_3]_{-RI_2} = -\frac{1}{sRC_3}(-RI_2) & C_6R_9 = C_3R \\ [V_3]_{V_3} &= -\frac{1}{sC_6} \frac{V_3}{R_{10}} & [V_3]_{V_3} = -\frac{1}{sRC_3} \frac{R}{R_2}V_3 = -\frac{V_3}{sC_3R_L} C_6R_{10} = C_3R_L \end{split}$$

Date

2014-02-07

Now we have several equations. Choose all capacitors to be equally large, maybe:

 $C_4 = C_5 = C_6 = 30 nF$ 

The values are chosen to be approximately equal to those found in the ladder filter realization, which would give reasonable resistance values. From the equations we also find:

$$R_4 = R_5 = \frac{C_1 R_i}{C_4} = \frac{36.3 nF \cdot 1 k\Omega}{30 nF} = 1.21 k\Omega \text{ och } R_{10} = \frac{C_3 R_L}{C_6} = 1.21 k\Omega$$

And this also gives

$$R_6 = R_9 = \frac{C_1 R}{C_4}$$
 and  $R_7 = R_8 = \frac{L_2}{C_5 R}$ 

For symmetry,  $R_6 = R_7 = R_8 = R_9$  are chosen to be equal, which gives:

$$R^2 = \frac{L_2 C_4}{C_1 C_5} \Longrightarrow R = \sqrt{L_2 / C_1} = 1000 \sqrt{72.6 / 36.3} \approx 1.41 k\Omega$$

Finally, we have

$$R_6 \,=\, R_7 \,=\, R_8 \,=\, R_9 \,=\, 1.21 \cdot 1.41 k \Omega \approx 1.71 k \Omega \,. \label{eq:R6}$$

The final value that has to be determined is the resistor value used in the invering buffer, r. Choose r to be equal to anyone of the other resistances, i.e., :

 $r = R_6 = 1.71 k\Omega.$ 

70

Elektronics Systems, http://www.es.isy.liu.se/

Linköping University

No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK

### 7.19. Leapfrog filters (K16)

#### Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 6

#### Exercise K16

Synthesize an active elliptic leapfrog filter. Termination resistances are  $1k\Omega.$  Specification gives:

Pass band:  $0 < \omega < 2\pi$  krad/s,  $A_{max} = 0.1$  dB

Stop band:  $\omega > 4\pi$  krad/s,  $A_{min} > 20$  dB

Order is found with table to be N = 3.

This gives following filter structure. Component

values are found to be

$$\kappa^2 = 1$$
.

Denormalized values are given by

$$C = \frac{C_n}{\omega_0 R_0} \text{ and } L = \frac{R_0}{\omega_0} L_n \text{ give } C_1 = C_3 \approx 139.1 nF, C_2 \approx 38.4 nF, L_2 \approx 144.6 mH$$

C1

Set up the equations:

$$\begin{split} I_0 &= \frac{E - V_1}{R_i} & RI_0 = \frac{R}{R_i} (E - V_1) \\ V_1 &= \frac{1}{sC_1} (I_0 - I_2) & V_1 = \frac{1}{sRC_1} (RI_0 - RI_2) \\ I_2 &= \frac{1}{L_2 \parallel C_2} (V_1 - V_3) & RI_2 = \frac{R}{sL_2 / (1 + s^2 L_2 C_2)} (V_1 - V_3) \\ V_3 &= \frac{1}{sC_3} (I_2 - I_4) & V_3 = \frac{1}{sRC_3} (RI_2 - RI_4) \\ I_4 &= \frac{V_3}{R_L} & RI_4 = \frac{R}{R_L} V_3 \end{split}$$

Introuduce a current,  $\Gamma_2$ , through the inductor. The equations are modified:

$$RI_2 = RI_2' + sRC_2(V_1 - V_3)$$
 and  $RI_2' = \frac{R}{sL_2}(V_1 - V_3)$ 

The  $RI_2$  expression can be eliminated, and gives:

$$\begin{split} V_1 &= \frac{1}{sRC_1} (RI_0 - RI_2' - sRC_2(V_1 - V_3)) \Rightarrow \\ V_1 &= \frac{1}{sR(C_1 + C_2)} (RI_0 - RI_2') + \frac{C_2}{C_1 + C_2} V_3 \end{split}$$

And correspondingly

Elektronics Systems, http://www.es.isy.liu.se/

71

Lesson 6 Analog Discrete-Time Integrated Circuits, TSTE80  $V_3 = \frac{1}{sR(C_2 + C_3)}(RI_2' - RI_4) + \frac{C_2}{C_2 + C_3}V_1$ 

This gives the structure with a pair of "helping" voltage sources. The equations are written as:

$$\begin{split} RI_0 &= \frac{R}{R_i}(E-V_1) \\ V_1 &= \frac{1}{sR(C_1+C_2)}(RI_0-RI_2') + \frac{C_2}{C_1+C_2}V_3 \\ RI_2' &= \frac{R}{sL_2}(V_1-V_3) \\ V_3 &= \frac{1}{sR(C_2+C_3)}(RI_2'-RI_4) + \frac{C_2}{C_2+C_3}V_1 \\ RI_4 &= \frac{R}{R_L}V_3 \end{split}$$

The signal flow chart is given by



Realization

The  $a_{ij}$  terms can be realized by using capacitors instead of resistances. This realizes a negative and scaled signal flow.

72

Elektronics Systems, http://www.es.isy.liu.se/



Date 2014-02-07 ANTIK Exercises 2014

Repo/Course ANTIK

Page 109 of 202 ID jacwi50

### Analog Discrete-Time Integrated Circuits, TSTE80

Rev

P6A

Lesson 6



Component values are found using the same manner as for the previous exercise. The resist-ances can be implemented by using transistors.

Elektronics Systems, http://www.es.isy.liu.se/

73



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK Page 110 of 202 ID jacwi50

# 7.20. Leapfrog filters (K17)



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 111 of 202 ID jacwi50

# 7.21. Leapfrog filters (K18)

Linköping University

No 0024 Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK Page 112 of 202 ID jacwi50

# 7.22. Gyrators (K19)


No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 113 of 202 ID jacwi50

#### Gm-C filters (K20) 7.23.



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 114 of 202 ID jacwi50

# 7.24. Gm-C filter parasitics (K21)



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 115 of 202 ID jacwi50

#### Gm-C filters (K22) 7.25.



No 0024 Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 116 of 202 ID jacwi50

**EXERCISE SECTION 8: SWITCHED CAPACITOR CIRCUITS** 

 No
 Rev
 Date
 Repo/Course
 Page

 UND INSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 117 of 202

 Title
 ANTIK Exercises 2014
 ID jacwi50

## 8.1. Switched capacitor accumulator 1

TSTE80 ATIC & TSEI30 ANTIK

— Page 73

26. Switched capacitor circuit.

a) Here we use the charge analysis. The SC circuit is shown for both clock phases in Figure 54.



Figure 54: The SC circuit in both clock phases.

Using the charge analysis in the circuit starting at time t (clock phase 1)

$$q_1(t) = (V_1(t) - 0)C_1 \tag{26.1}$$

$$q_2(t) = (V_2(t) - 0)C_2$$
(26.2)

At time  $t + \tau$  (clock phase 2)

$$q_1(t+\tau) = (0-0)C_1$$
 (26.3)

$$q_2(t + \tau) = (V_2(t + \tau) - 0)C_2$$
 (26.4)

At time  $t + 2\tau$  (clock phase 1)

ί

$$q_1(t+2\tau) = (V_1(t+2\tau) - 0)C_1$$
(26.5)

$$\eta_2(t+2\tau) = (V_2(t+2\tau)-0)C_2$$
 (26.6)

Another equation is required to be able to compute the transfer function. This equation comes from the charge conservation. In clock phase 2 the charge of the two capacitors can not disappear since the charge can not be discharged through the opamp input terminals. This means that the charge on the capacitors at the end of clock phase 1 is equal to the charge of the capacitors during the whole clock phase 2.

$$q_1(t) + q_2(t) = q_1(t+\tau) + q_2(t+\tau)$$
(26.7)

The charge of  $C_2$  at the time  $t + \tau$  is equal to the charge of  $C_2$  at time  $t + 2\tau$  since no charge can be given by the opamp input.

$$q_2(t + \tau) = q_2(t + 2\tau)$$
 (26.8)

Inserting the above equations into Eq. (26.7) gives

$$V_1(t)C_1 + V_2(t)C_2 = V_2(t+\tau)C_2 = V_2(t+2\tau)C_2$$
 (26.9)

To compute the transfer function we have to take the Z-transform of both sides.

$$V_1(z)C_1 + V_2(z)C_2 = V_2(z)zC_2$$
 (26.10)

Solving for  $V_2(z)/V_1(z)$  gives

$$\frac{V_2(z)}{V_1(z)} = \frac{C_1}{C_2 z - 1} = \frac{C_1}{C_2 1 - z^{-1}}$$
(26.11)

This is a non inverting discrete-time accumulator (compare continuous-time integrator) with

Page 118 of 202 ID jacwi50

### TSTE80 ATIC & TSEI30 ANTIK

- Page 74

a delay of one clock period  $T = 2\tau$ .

b) Each switch and capacitor has parasitic capacitances connected to ground. In Figure 55 the





parasitics are shown.

 $C_{pa}$  is connected between the ideal input and ground and will not change the transfer function.

 $C_{pb}\,$  is connected between ground and ground and thereby not change the transfer function.

 $C_{pc}$  is connected between the ideal input and ground or shorted to ground. No effect on the transfer function.

 $C_{pd}$  Connected to ground. No effect on the transfer function.

 $C_{pe}$  is connected between ground and virtual ground thereby not changing the transfer function.

 $C_{pf}$  is connected to the ideal operational amplifier and ground not changing the transfer function.

 $C_{pg}$  is connected to either ground or virtual ground and thereby not changing the transfer function.

The transfer function is not sensitive to parasitics.

 No
 Rev
 Date
 Repo/Course
 Page

 Unstitute of technology
 0024
 P6A
 2014-02-07
 ANTIK
 119 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 8.2. Switched capacitor accumulator 2

TSTE80 ATIC & TSEI30 ANTIK

— Page 75

27. Switched capacitor circuit.

a) Here we use the charge analysis. The SC circuit is shown for both clock phases in Figure 56.



Figure 56: The SC circuit in both clock phases.o

Using the charge analysis in the circuit starting at time t (clock phase 1)

$$q_1(t) = (V_1(t)-0)C_1$$
 (27.1)

$$q_2(t) = (V_2(t) - 0)C_2$$
(27.2)

At time  $t + \tau$  (clock phase 2)

$$q_1(t+\tau) = (0-0)C_1$$
 (27.3)

$$q_2(t + \tau) = (V_2(t + \tau) - 0)C_2$$
 (27.4)

At time  $t + 2\tau$  (clock phase 1)

$$q_1(t+2\tau) = (V_1(t+2\tau) - 0)C_1$$
(27.5)

$$q_2(t+2\tau) = (V_2(t+2\tau)-0)C_2$$
(27.6)

Another equation is required to be able to compute the transfer function. This equation comes from the charge conservation. In clock phase 1,  $t + 2\tau$ , the charge of the two capacitors can not disappear since the charge can not be discharged through the opamp input terminals. This means that the charge on the capacitors at the end of clock phase 2,  $t + \tau$ , is equal to the charge of the capacitors during the whole clock phase 1,  $t + 2\tau$ .

$$q_1(t + \tau) + q_2(t + \tau) = q_1(t + 2\tau) + q_2(t + 2\tau)$$
 (27.7)

The charge of  $C_2$  at the time t is equal to the charge of  $C_2$  at time  $t + \tau$  since no charge can be given by the opamp input.

$$q_2(t) = q_2(t + \tau)$$
 (27.8)

Inserting the above equations into Eq. (27.7) gives

$$V_2(t+\tau)C_2 = V_2(t+2\tau)C_2 + V_1(t+2\tau)C_1$$
(27.9)

and

$$V_2(t) = V_2(t + \tau)$$
 (27.10)

To compute the transfer function we have to take the Z-transform of both sides.

$$V_2(z)C_2 = V_2(z)zC_2 + V_1(z)zC_1$$
(27.11)

Solving for  $V_2(z)/V_1(z)$  gives

— Page 76

$$\frac{V_2(z)}{V_1(z)} = -\frac{C_1}{C_2 z - 1} = -\frac{C_1}{C_2} \frac{1}{1 - z^{-1}}$$
(27.12)

This is an inverting discrete-time accumulator (compare continuous-time integrator) with no delay.

b) Each switch and capacitor has parasitic capacitances connected to ground. In Figure 57 the





parasitics are shown.

 $C_{pa}$  is connected between the ideal input and ground and will not change the transfer function.

 $C_{pb}$  is connected between ground and ground and thereby not change the transfer function.

 $C_{pc}$  is connected between the ideal input and ground or shorted to ground. No effect on the transfer function.

 $C_{nd}$  Connected to ground. No effect on the transfer function.

 $C_{\mu e}$  is connected between ground and virtual ground thereby not changing the transfer function.

 $C_{pf}$  is connected to the ideal operational amplifier and ground not changing the transfer function.

 $C_{pg}$  is either connected to the virtual ground, ground or ground and ground. Hence, the transfer function of the circuit is not changed.

The transfer function is not sensitive to parasitics.

 No
 Rev
 Date
 Repo/Course
 Page

 INSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 121 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

# 8.3. Switched capacitor circuit 1

TSTE80 ATIC & TSEI30 ANTIK

— Page 77

28. Switched capacitor circuit.

a) Here we use the charge analysis. The SC circuit is shown for both clock phases in Figure 58.



Figure 58: The SC circuit in both clock phases.

Using the charge analysis in the circuit starting at time t (clock phase 1)

 $q_1(t) = (V_1(t) - 0)C_1$  (28.1)

$$q_2(t) = (V_2(t) - 0)C_2$$
 (28.2)

$$q_3(t) = (0 - V_1(t))C_3$$
 (28.3)

At time  $t + \tau$  (clock phase 2)

$$q_1(t+\tau) = (V_1(t+\tau) - 0)C_1$$
(28.4)

$$q_2(t + \tau) = (V_2(t + \tau) - 0)C_2 \qquad (28.5)$$

$$q_3(t + \tau) = (0 - 0)C_3$$
 (28.6)

At time  $t + 2\tau$  (clock phase 1)

$$q_1(t+2\tau) = (V_1(t+2\tau)-0)C_1$$
 (28.7)

$$q_2(t+2\tau) = (V_2(t+2\tau)-0)C_2$$
 (28.8)

$$q_3(t+2\tau) = (0 - V_1(t+2\tau))C_3$$
(28.9)

Other equations are required to be able to compute the transfer function. These equations come from the charge conservation. In clock phase 2 the charge of the three capacitors can not disappear since the charge can not be discharged through the opamp input terminals. This means that the charge on the capacitors at the end of clock phase 1 is equal to the charge of the capacitors during the whole clock phase 2.

$$q_1(t) + q_2(t) + q_3(t) = q_1(t + \tau) + q_2(t + \tau) + q_3(t + \tau)$$
 (28.10)

The charge of  $C_1$  and  $C_2$  at the time  $t + \tau$  are equal to the charge of  $C_1$  and  $C_2$  at time  $t + 2\tau$  since no charge can be given by the opamp input.

$$q_1(t + \tau) + q_2(t + \tau) = q_1(t + 2\tau) + q_2(t + 2\tau)$$
 (28.11)

Inserting the above equations into Eq. (28.10) gives

$$V_1(t)C_1 + V_2(t)C_2 - V_1(t)C_3 = V_1(t+\tau)C_1 + V_2(t+\tau)C_2$$
 (28.12)

Inserting equation Eq. (28.11) into Eq. (28.12) gives

TSTE80 ATIC & TSEI30 ANTIK

$$V_1(t)C_1 + V_2(t)C_2 - V_1(t)C_3 = V_1(t+2\tau)C_1 + V_2(t+2\tau)C_2$$
 (28.13)

To compute the transfer function we make a Z-transformation of both sides.

$$V_1(z)(C_1 - C_3 - zC_1) = V_2(z)(zC_2 - C_2)$$
(28.14)

Solving for  $V_2(z)/V_1(z)$  gives

$$\frac{V_2(z)}{V_1(z)} = \frac{C_1 - C_3 - zC_1}{zC_2 - C_2} = -\frac{C_1 1 + z}{C_2 z - 1} = -\frac{C_1}{C_2} \frac{1 + z^{-1}}{1 - z^{-1}}$$
(28.15)

This is a bilinear inverting discrete-time accumulator (compare continuous-time integrator).

b) Each switch and capacitor has parasitic capacitances connected to ground. In Figure 59 the



Figure 59: A bilinear inverting accumulator with parasitics.

parasitics are shown.

 $C_{pa}$  is connected between the ideal input and ground and will not change the transfer function.

 $C_{pb}$  is connected between ground and ground and thereby not change the transfer function.

 $C_{pc}\,$  The parasitic capacitor is in parallel with  $C_3\,$  and thereby it will change the transfer function according to

$$\frac{V_2(z)}{V_1(z)} = \frac{C_1 - C_3 - C_{pc} - zC_1}{zC_2 - C_2} = -\frac{C_1 1 + z}{C_2 z - 1} - \frac{C_{pc}}{C_2} \frac{1}{z - 1} = -\frac{C_1 1 + z^{-1}}{C_2 1 - z^{-1}} - \frac{C_{pc}}{C_2} \frac{z^{-1}}{1 - z^{-1}} - \frac{C_{pc}}{C_2} \frac$$

Cpd is connected between ground and virtual ground thereby not changing the transfer function.

 $C_{pe}$  is connected to the ideal operational amplifier and ground not changing the transfer function.

The transfer function is sensitive to parasitics.

ES, ISY, Linköpings universitet

Page 78

 No
 Rev
 Date
 Repo/Course
 Page

 INSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 123 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

## 8.4. Switched capacitor circuit 2

TSTE80 ATIC & TSEI30 ANTIK

– Page 79

29. Switched capacitor circuit.

a) The the two different clock phases of the circuit is shown Figure 60.



Figure 60: The circuit in the two different clock phases.

Starting in the clock phase 1 at time t:

$$q_1(t) = (V_1(t) - 0)C_1 \tag{29.1}$$

$$q_2(t) = (V_1(t) - 0)C_2 \tag{29.2}$$

At time  $t + \tau$ 

$$q_1(t + \tau) = V_2(t + \tau)C_1$$
 (29.3)

$$q_2(t + \tau) = 0$$
 (29.4)

At time  $t + 2\tau$ 

$$q_2(t+2\tau) = (V_1(t+2\tau) - 0)C_1$$
(29.5)

$$q_2(t+2\tau) = (V_1(t+2\tau)-0)C_2$$
 (29.6)

The last equation comes from the charge conservation. The charge at the end of clock phase t is equal to the charge during clock phase  $t + \tau$  since no charge can vanish into the operational amplifier.

$$q_1(t) + q_2(t) = q_1(t+\tau) + q_2(t+\tau)$$
(29.7)

Inserting the above equations into Eq. (29.7) gives.

$$V_1(t)C_1 + V_1(t)C_2 = V_2(t+\tau)C_1 + 0$$
 (29.8)

performing z-transformation on both sides gives

$$V_1(z)(C_1 + C_2) = z^{1/2}V_2(z)C_1$$
(29.9)

which gives the following transfer function

$$\frac{V_2(z)}{V_z(z)} = z^{-1/2} \frac{C_1 + C_2}{C_1} = z^{-1/2} \left(1 + \frac{C_2}{C_1}\right)$$
(29.10)

The factor  $z^{-1/2}$  is just a time delay from the input to the output, it means that when the input is sampled at time *t*, the output will not be available until the time  $t + \tau$ .

b) There will be parasitic capacitances at both sides of each switch and the input and output of the operational amplifier as shown in Figure 61.

 $C_{pa}$  is connected between the ideal input and ground. Not changing the transfer function

No Linköping University 0024 Title

Rev P6A ANTIK Exercises 2014 **Repo/Course** ANTIK

Page 124 of 202 ID jacwi50

TSTE80 ATIC & TSEI30 ANTIK



Date

2014-02-07

Figure 61: The SC-circuit with all parasitic capacitances

thereby not interacting with the transfer function.

 $C_{pd}$  is connected between ideal input and ground or the ideal output of the opamp and ground and thereby no change in the transfer function will appear.

 $C_{pe}$  is connected between the virtual ground and ground not causing any change in the transfer function.

 $C_{pf}$  is connected between the ideal output of the opamp and ground and thereby not changing the transfer function.

Hence, the circuit is insensitive of capacitive parasitics with respect to the transfer function.

c) To handle the offset voltage it is assumed to be a function of time with the properties,  $V_{os}(t + n \cdot \tau) = V_{os}(t) \forall n$  and the Z-transform of  $V_{os}(t)$  equals  $V_{os}(z)$ .

At time t,  $t + 2\tau$ ,  $t + 4\tau$  and so on, the potential at the negative input of the operational amplifier,  $V_x$ , will be equal to

$$V_x(t + n\tau) = \frac{A}{1 + A}V_{os}(t)$$
. (29.11)

At time  $t + \tau$ ,  $t + 3\tau$ ,  $t + 5\tau$  and so on, the potential at the negative input of the operational amplifier will be equal to

$$V_x(t + (n + 1)\tau) = V_{os}(t) - \frac{V_2(t + (n + 1)\tau)}{A}$$
. (29.12)

Using charge analysis gives:

$$q_1(t) = \left(V_1(t) - \frac{A}{1+A}V_{os}(t)\right)C_1$$
(29.13)

$$q_2(t) = \left(V_1(t) - \frac{A}{1+A}V_{os}(t)\right)C_2$$
(29.14)

$$q_{1}(t+\tau) = (V_{2}(t+\tau) - V_{x}(t+\tau))C_{1} = = \left(V_{2}(t+\tau)\left(1+\frac{1}{A}\right) - V_{os}(t)\right)C_{1}$$
(29.15)

— Page 80

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 125 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

# 8.5. Switched capacitor circuit 3

TSTE80 ATIC & TSEI30 ANTIK

— Page 82

 Switched capacitor circuit. The circuit is shown in Figure 62.





 $V_{\scriptscriptstyle R}$  is the input voltage of the amplifier. The transfer function can be derived by using charge analysis.

t;

$$q_1(t) = C_1(V_1(t) - V_n(t))$$
(30.1)

 $q_2(t) = C_2(V_2(t) - V_n(t))$  (30.2)

$$q_3(t) = C_3(-V_n(t))$$
 (30.3)

 $t{+}\tau$  :

 $q_1(t+\tau) = C_1 V_2(t+\tau)$ (30.4)

$$q_2(t + \tau) = q_2(t)$$
 (30.5)

$$v_3(t+\tau) = C_3(V_2(t+\tau) - V_n(t+\tau))$$
(30.6)

 $t{+}2\tau:$ 

$$q_1(t+2\tau) = C_1(V_1(t+2\tau) - V_n(t+2\tau)) \qquad (30.7)$$

 $q_2(t+2\tau) = C_2(V_2(t+2\tau) - V_n(t+2\tau))$ (30.8)

 $q_3(t+2\tau) = -C_3 V_n(t+2\tau) \qquad (30.9)$ 

Charge redistribution

4

 $q_2(t) + q_3(t) = q_2(t + \tau) + q_3(t + \tau)$  (30.10)

$$q_1(t+2\tau) + q_2(t+2\tau) + q_3(t+2\tau) =$$

$$q_1(t+\tau) + q_2(t+\tau) + q_3(t+\tau)$$
(30.11)

We also know that  $V_2 = A(V_p - V_n)$  where  $V_p$  and  $V_n$  is the positive and negative input node of the OTA respectively. An offset voltage of the OTA is modelled by a voltage source at

TSTE80 ATIC & TSEI30 ANTIK

the positive input. Solve for  $V_n$ .

$$V_n(t) = -\frac{V_2}{A} + V_{os}(t)$$
, where  $V_{os}(t + n \cdot \tau) = V_{os}(t) \forall n$  (30.12)

Eq. (30.10) gives that

$$-C_3 V_n(t) = C_3 (V_2(t + \tau) - V_n(t + \tau)) \qquad (30.13)$$

Solving this equation gives

$$V_2(t + \tau) = \frac{V_2(t)}{(A + 1)}$$
(30.14)

Inserting all necessary equations in Eq. (30.11) gives the following transfer function:

$$V_{2}(z) = -\frac{C_{1}}{C_{2} + \frac{1}{A}(C_{1} + C_{2} + C_{3})} \frac{(zV_{1}(z) - V_{os}(z))}{z - 1 + \frac{C_{1}}{A + 1}}$$
(30.15)

b) Yes it is insensitive to parasitics.

Parasitics:

 $C_{pa}$  is connected to an ideal voltage source is will not affect the transfer function.

 $C_{pb}$  is connected between ground and virtual ground or ground and ground so it will not affect the transfer function.

 $C_{pc}\,$  is connected between ground and virtual ground so it will not affect the transfer function  $C_{pd}\,$  is either connected to the output of the OTA or it will not be connected so it will not affect the transfer function.

 $C_{pe}$  is connected to the output of the OTA and thereby not change the transfer function.

ES, ISY, Linköpings universitet

- Page 83



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

**Repo/Course** ANTIK

# 8.6. Switched capacitor circuit 4

TSTE80 ATIC & TSEI30 ANTIK

– Page 84

31. Switched capacitor circuit.

a) See solution e)

b) Yes it is insensitive to parasitics. All parasitics are shown in Figure 63.

Parasitics:

 $C_{pa}$  are connected to an ideal voltage source is will not be affected.

 $C_{pb}$  are connected between ground and virtual ground so it will not be affected.

 $C_{pc}$  are connected to the output of the ideal OTA, so it will not be affected.

 $C_{pd}$  are either connected to the output of the OTA or a node which has a constant voltage. Hence, it will not affect the transfer function.



The SC circuit with parasitics. Figure 63:

c) The output from the SC-circuit is shown in Figure 64. Every other output



(T/2) the output voltage will be  $V_{ox}$ .

### TSTE80 ATIC & TSEI30 ANTIK

- Page 85

d) The circuit is insensitive to parasitics so the transfer function will not change. The speed of the circuit will decrease since a larger load is applied to the output of the amplifier.

e) Assume that at time t the circuit is in the state as shown in Figure 65.

During time t, t+2  $\tau$  , t+4  $\tau$  and so on, vi see that

$$V_2(t + 2n\tau) = (V_{os}(t) - V_n(t + 2n\tau))A$$
 (31.1)

$$V_2(t + (2n + 1)\tau) = (V_{os}(t) - V_2(t + (2n + 1)\tau))A$$
 (31.2)

Eq. (31.1) gives

$$V_n(t+2n\tau) = V_{os}(t) - \frac{V_2(t+2n\tau)}{A}$$
(31.3)

Eq. (31.2) gives

$$V_n(t + (2n+1)\tau) = \frac{V_{os}(t)}{1 + \frac{1}{A}}$$
(31.4)

Use charge redistribution analysis

During time t:

$$q_1(t) = C_1 \left( 0 - V_{os}(t) + \frac{V_2(t)}{A} \right)$$
(31.5)

$$q_2(t) = C_2 \left( V_1(t) - V_{os}(t) + \frac{V_2(t)}{A} \right)$$
(31.6)

$$q_{3}(t) = C_{3} \left( V_{2}(t) - V_{os}(t) + \frac{V_{2}(t)}{A} \right)$$
(31.7)

During time  $t + \tau$  (  $V_{os}(t + \tau) = V_{os}(t)$  ):

$$q_{1}(t+\tau) = C_{1}\left(V_{1}(t+\tau) - \frac{V_{os}(t)}{1+\frac{1}{4}}\right)$$
(31.8)

$$q_2(t+\tau) = C_2 \left( V_1(t+\tau) - \frac{V_{os}(t)}{1+\frac{1}{A}} \right)$$
(31.9)

$$q_3(t + \tau) = q_3(t)$$
 (31.10)

The charge across capacitor 3 is constant from time t to  $t+\tau$  since it is not connected anywhere.

During time  $t + 2\tau$  ( $V_{os}(t + 2\tau) = V_{os}(t)$ ):

$$q_1(t+2\tau) = C_1 \left( 0 - V_{os}(t) + \frac{V_2(t+2\tau)}{A} \right)$$
(31.11)

$$q_2(t+2\tau) = C_2 \left( V_1(t+2\tau) - V_{os}(t) + \frac{V_2(t+2\tau)}{A} \right)$$
(31.12)

$$q_3(t+2\tau) = C_3 \left( V_2(t+2\tau) - V_{os}(t) + \frac{V_2(t+2\tau)}{A} \right)$$
(31.13)

No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK Page 129 of 202 ID jacwi50

### TSTE80 ATIC & TSEI30 ANTIK

— Page 86

### Charge conservation:

 $q_1(t+\tau)+q_2(t+\tau)+q_3(t+\tau)=q_1(t+2\tau)+q_2(t+2\tau)+q_3(t+2\tau)$  Inserting the above equations in the charge conservation equation and then a Z-transformation gives the transfer function (Z-transform of  $V_{os}(t)=V_{os}(z)$ )

$$V_{2}(z) = \frac{1}{C_{3}\left(1 + \frac{1}{A}\right) + \frac{C_{1} + C_{2}}{A}} \cdot \frac{\left((C_{1} + C_{2})z^{\frac{1}{2}} - C_{2}z\right)V_{1}(z) + V_{os}(z)\frac{C_{1} + C_{2}}{1 + A}}{C_{3}\left(1 + \frac{1}{A}\right) + \frac{C_{1} + C_{2}}{A}}$$
(31.14)

The solution for exercise a) is obtained by letting  $A \rightarrow \infty$ 

$$V_2(z) = \frac{1}{C_3} \frac{(C_1 + C_2)z^{\frac{1}{2}} - C_2 z}{z - 1} V_1(z)$$
(31.15)



Figure 65: The switched capacitor circuit.

 No
 Rev
 Date
 Repo/Course
 Page

 INSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 130 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

# 8.7. Switched capacitor circuit 5

TSTE80 ATIC & TSEI30 ANTIK - Page 87

32. Switched capacitor circuit.

a) The SC circuit in the different clock phases are shown in Figure 66. We do a charge redis-



Figure 66: Switched capacitor circuit in different phases

tribution analysis. First we state the initial conditions of the circuit. Phase 1 at time t

| $q_1(t) = v_{out}(t) \cdot C_1$ | ; ( | 32.1 | ) |
|---------------------------------|-----|------|---|
|---------------------------------|-----|------|---|

 $q_2(t) = 0$  (32.2)

$$q_{2K}(t) = 0$$

$$q_{1K}(t) = v_{in}(t) \cdot K \cdot C_1 \tag{32.4}$$

Phase 2 at time t + T/2

$$q_1(t+T/2) = v_{out}(t+T/2) \cdot C_1$$
(32.5)

$$q_2(t + T/2) = v_{out}(t + T/2) \cdot C_2$$
  
(32.6)

$$q_{2K}(t+T/2) = v_{in}(t+T/2) \cdot K \cdot C_2;$$
 (32.7)

$$q_{1K}(t + T/2) = v_{in}(t + T/2) \cdot K \cdot C_1 \qquad (32.8)$$

The charge on the negative input node of the OP  $(q_1(t) + q_{1K}(t))$  is distributed between all four capacitances, i.e,

$$q_1(t) + q_{1K}(t) = q_1(t + T/2) + q_2(t + T/2) + \dots$$
  
... +  $q_{1K}(t + T/2) + q_{2K}(t + T/2)$  (32.9)

Phase 1 at time t + T

ES, ISY, Linköpings universitet

(32.3)



No 19 0024 Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

– Page 88

TSTE80 ATIC & TSEI30 ANTIK

$$q_1(t+T) = v_{out}(t+T) \cdot C_1; q_2(t+T) = 0;$$
 (32.10)

$$q_{1K}(t+T) = v_{in}(t+T) \cdot C_1 \cdot K; q_{2K}(t+T) = 0$$
 (32.11)

and we get a charge conservation because no charge can leave the negative input node of the OP.

$$q_1(t+T) + q_{1K}(t+T) = q_1(t+T/2) + q_{1K}(t+T/2)$$
(32.12)

Phase 2 at time t + 3T/2

$$q_{1}(t+3T/2) = v_{out}(t+3T/2) \cdot C_{1};$$

$$q_{2}(t+3T/2) = v_{out}(t+3T/2) \cdot C_{2}$$

$$q_{2K}(t+3T/2) = v_{in}(t+3T/2) \cdot K \cdot C_{2};$$
(32.13)

$$q_{1K}(t+3T/2) = v_{in}(t+3T/2) \cdot K \cdot C_1$$
(32.14)

The charge on the negative input node of the OP is distributed between all four capacitances, i.e,

$$q_1(t+T) + q_{1K}(t+T) = q_1(t+3T/2) + q_2(t+3T/2) + \dots$$
  
... +  $q_{1K}(t+3T/2) + q_{2K}(t+3T/2)$  (32.15)

By combining Eq. (32.12) with Eq. (32.15) we get

$$q_1(t+T/2) + q_{1K}(t+T/2) = q_1(t+3T/2) + q_2(t+3T/2) + \dots$$
  
... +  $q_{1K}(t+3T/2) + q_{2K}(t+3T/2)$  (32.16)

which is equal to

$$\begin{aligned} & v_{out}(t+T/2) \cdot C_1 + v_{in}(t+T/2) \cdot C_1 \cdot K = v_{out}(t+3T/2) \cdot C_1 + \\ & (v_{out}(t+3T/2) \cdot C_2 + v_{in}(t+T/2) \cdot C_2 \cdot K + v_{in}(t+T/2) \cdot C_1 \cdot K) \end{aligned} \tag{32.17}$$

by using the z-transform we finally get the transfer function

$$\frac{V_{out}(z)}{V_{in}(z)} = \frac{K(z(C_2 + C_1) - C_1)}{-(z(C_2 + C_1) - C_1)} = -K$$
(32.18)

, i.e., an inverting amplifier.

b) To see if the circuit is sensitive to parasitics we examine all the parasitic capacitances and

— Page 89

check whether they can destroy the operation.



 $C_{p1}$ ... will not affect the transfer function because it is always connected to the input node.  $C_{p2}$ ... is shorted between ground a virtual ground.

 $C_{\rm p3}\ldots$  will not affect the transfer function because it is always connected to the output node.

 $\bar{C}_{p4}\ldots$  is either shorted or connected to the output node and will never contribute to the output.

 $C_{p5}\ldots$  is either shorted to ground or virtual ground.

 $C_{p6}$  ... is either shorted or connected to the input node and will never contribute to the output.

, i.e., the circuit is insensitive to parasitics.

c) If the switch transistors would have a non-negligible on-resistance the charging/discharging through them would not be instantaneously. This affects the speed of the circuit and not the transfer function. To compensate for this problem one have to make sure that we are using non-overlapping switching signals and that they are slow enough so that the circuit has time to settle properly.

No Linköping University INSTITUTE OF TECHNOLOGY Title

Rev 0024 P6A ANTIK Exercises 2014

Date

2014-02-07

**Repo/Course** ANTIK

Analog Discrete-Time Integrated Circuits, TSTE80

## 8.8. SC circuit (K25)

## Example Charge I (K25)

Lesson 8

Derive the transfer function and discuss the sensitivity of the circuit. Values are

 $C_1 = C_2$  and  $C_1 = 1.12C_2$ 

Consider the start-up conditions at time t. The charge at  $C_1$  and  $C_2$  is

 $q_1(t) = 0$  and  $q_2(t) = C_2 v_2(t)$ 

 $C_1$  is coupled between ground and virtual ground (OPamp input). The charge must be zero.

Time  $t + \tau$ . Switches have changed.

 $C_1$  is charged by the voltage  $v_1(t + \tau)$  and the output of the OPamp,  $v_2$ , that adds extra charge. The charge at C1 becomes

 $q_1(t + \tau) = C_1[v_1(t + \tau) - v_2(t + \tau)]$ 

Note the chosen sign of the charge. For  $C_2$  we have

 $q_2(t+\tau)\,=\,C_2v_2(t+\tau)\,.$ 

On the negative plate, the charge is stored.

 $q_2(t+\tau) = q_2(t) \text{ dvs } v_2(t+\tau) = v_2(t)$ (No charge can disappear from the input of the OPamp

if it is unconnected).

At time  $t + 2\tau$  the switches are closed.  $C_1$  is again connected to ground and virtual ground, which empties  $\boldsymbol{C}_1$  . The positive charge leaks down to ground, the negative charge is redistributed to the negative plate of  $C_2$ . The extra charge needed to compensate the positive plate of  $C_2$  is taken from the OPamp output.

The charge at  ${\cal C}_1$  and  ${\cal C}_2$  must be

 $q_1(t+2\tau) = 0$  and  $q_2(t+2\tau) = C_2v_2(t+2\tau)$ 

Charge conservation gives (at the negative plate of  $C_2$ )

 $-q_2(t+2\tau) = -q_2(t+\tau) + (-q_1(t+\tau)) = -q_2(t) - q_1(t+\tau)$ 

This gives

 $C_2 v_2(t+2\tau) \,=\, C_2 v_2(t) + C_1 [v_1(t+\tau) - v_2(t+\tau)] \,=\,$  $= C_2 v_2(t + \tau) + C_1 [v_1(t + \tau) - v_2(t + \tau)]$ 

We also see that

84

Elektronics Systems, http://www.es.isy.liu.se/



Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 8

$$v_2(t+2\tau) = v_2(t+3\tau)$$

 $C_2 v_2(t+3\tau) - C_2 v_2(t+\tau) + C_1 v_2(t+\tau) = C_1 v_1(t+\tau)$ 

z-transform, with t = kT and  $2\tau = T$ 

 $[C_2 z^{3/2} - C_2 z^{1/2} + C_1 z^{1/2}] V_2(z) = C_1 z^{1/2} V_1(z)$ 

which gives the transfer function  

$$H(z) = \frac{V_2(z)}{V_1(z)} = \frac{C_1}{C_2} \cdot \frac{z^{1/2}}{z^{3/2} - (1 - C_1/C_2)} = \frac{C_1}{C_2} \cdot \frac{1}{z - (1 - C_1/C_2)}$$

If the capacitances are equally large,  $C_1 = C_2$ , the circuit is a simple delay element, (sample-and-hold)

$$H(z) = z^{-1}$$

In the second case,  $C_1 = 1.12C_2$ , the transfer function becomes

$$H(z) = \frac{1.12}{z+0.12}$$

This is used to compensate for the sinc weighting of the signal.

Example parasitics I



The parasitic capacitances are associated with all nodes in the circuit. Consider the parasitic capacitances,  $C_a$  through  $C_{\hbar}$ . They are the parasitic capacitances associated with the switches as discussed earlier.

During clock phase  $\phi_2$ ,  $C_b$ ,  $C_c$  and  $C_d$  are coupled in parallel. The same is true for  $C_f$ ,  $C_g$ and  $C_b$ .  $C_a$  is connected to the output of the OPamp.  $C_e$  is connected to the input signal. The previous charge at the capacitances coupled in parallel will redistribute to  $C_2$ .

During clock phase  $\phi_1$ ,  $C_a$ ,  $C_b$  and  $C_c$  are coupled in parallel. The same is true for  $C_e$ ,  $C_f$  and  $C_g$ ,  $C_d$  is coupled to virtual ground at the OPamp input.  $C_k$  is connected to ground. The parallel capacitances will be charged and during next clock phase this charge redistribute and affect the transfer function.

Note that  $C_h$  and  $C_d$  always are connected to ground or virtual ground and will therefore not affect the transfer function. While the input signal is directly connected to  $C_1$  the capacitances

Elektronics Systems, http://www.es.isy.liu.se/

85

No Linköping University

Rev 0024 P6A ANTIK Exercises 2014 Title

Repo/Course ANTIK

# 8.9. SC circuit (K26)

| Lesson 8                                                                                                                                   | Analog Discrete-Time Integrated Circuits, TSTE80       |
|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| $C_e,  C_f,  C_g,  C_h$ will not affect the transf                                                                                         | er function.                                           |
| Example Charge II (K26)                                                                                                                    | 11                                                     |
| Consider time $t$ . Charge at $C_1$ and $C_2$ is                                                                                           |                                                        |
| $q_1(t) = C_1 v_2(t)$ and $q_2(t) = C_2 v_2$                                                                                               |                                                        |
| At $t + \tau C_1$ is charged with $v_1(t)$                                                                                                 | $=$ $C_1$ $V_2$                                        |
| $q_1(t+\tau) = C_1 v_1(t+\tau)$                                                                                                            |                                                        |
| $C_2$ conserves its charge                                                                                                                 |                                                        |
| $q_2(t) = C_2 v_2(t) = q_2(t + \tau) = C_2$                                                                                                | $v_2(t+\tau)$                                          |
| At time $t + 2\tau C_1$ is switched                                                                                                        |                                                        |
| $q_1(t+2\tau) = C_1 v_2(t+2\tau)$                                                                                                          |                                                        |
| The charge at $C_1$ is redistributed between<br>in such a way that the total charge is cons<br>$q_1(t+2\tau) + q_2(t+2\tau) = q_1(t+\tau)$ | $c_2 \text{ and } C_1$ =<br>crved $V_1$ =<br>$c_1 = 1$ |
| $C_1 v_2(t+2\tau) + C_2 v_2(t+2\tau) =$                                                                                                    | 120 0 0 0                                              |
| $= C_1 v_1 (t + \tau) + C_2 v_2 (t + \tau) = (0$                                                                                           | $C_1 + C_2 v_2 (t + 2\tau)$                            |
| At time $t + 3\tau$ . The charge at $C_2$ is conse                                                                                         | rved.                                                  |
| $v_2(t+3\tau) = v_2(t+2\tau)$                                                                                                              |                                                        |
| This is concluded into                                                                                                                     |                                                        |
| $(C_1 + C_2)v_2(t + 3\tau) - C_2v_2(t + \tau) =$                                                                                           | $= C_1 v_1 (t + \tau)$                                 |
| Let $t = kT$ and $T = 2\tau$ , z-transform                                                                                                 |                                                        |
| $(z^{3/2}(C_1 + C_2) - z^{1/2}C_2)V_2(z) = C$                                                                                              | $V_1 z^{1/2} V_1(z)$                                   |
| This gives the transfer function                                                                                                           |                                                        |
| $H(z) = \frac{V_2(z)}{V_1(z)} = \frac{C_1}{z(C_1 + C_2) - C_2}$                                                                            | $=\frac{C_1/(C_1+C_2)}{z-C_2/(C_1+C_2)}$               |
| $C_1$ must be much larger than $C_2,C_1 \rtimes C_2,$ to achieve a sample-and-hold cirucit                                                 |                                                        |
| $H(z) = z^{-1}$                                                                                                                            |                                                        |

Date

2014-02-07

86

Elektronics Systems, http://www.es.isy.liu.se/



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

### Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 8

### Example parasitics II

Consider the parasitic capacitances  $C_a$  through  $C_h$ .

During clock phase  $\phi_2$ ,  $C_b$ ,  $C_c$  and  $C_d$  are coupled in parallel. The same is true for  $C_f$ ,  $C_g$  and  $C_h$ .  $C_a$  is short and  $C_e$  is connected to the input signal.

The charge on the parallel capacitances will redistribute to  $C_2$ . During clock phase  $\phi_1$ ,  $C_a$ ,  $C_b$  and  $C_c$  are coupled in parallel. The same is true for  $C_e$ ,  $C_f$  and  $C_g$ .  $C_d$  is coupled to the input of the OPamp.  $C_b$  is connected to the output of the OPamp.

Now note that  $C_a,\ C_b,\ C_c$  and  $C_d$  always are connected to ground or virtual ground, hence always short and will not affect the transfer function. The charge on  $C_1$ 's plate connected to the input of the OPamp determines the transfer function. While the input signal is directly connected to  $C_1$  neither will the capacitances  $C_e,\ C_f,\ C_g,$  or  $C_h$  affect the transfer function.



Elektronics Systems, http://www.es.isy.liu.se/

87

Linköping University

 No
 Rev
 Date

 0024
 P6A
 2014-02

 Title
 ANTIK Exercises 2014

DateRepo/Course2014-02-07ANTIK

# 8.10. SC circuit (K27)

| Analog Discrete-Time Integrated Circuits, TSTE80                                         | Lesson 8                                                             |  |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| Exercise K27                                                                             | 11 C <sub>2</sub>                                                    |  |
| At time $t$ the charge is discribed by                                                   |                                                                      |  |
| $q_1(t) = C_1 v_1(t)$                                                                    |                                                                      |  |
| $q_2(t) = C_2 v_2(t)$                                                                    |                                                                      |  |
| $q_{3}(t) = C_{3}v_{2}(t)$                                                               |                                                                      |  |
| At time $t + \tau$ :                                                                     | C <sub>3</sub>                                                       |  |
| Charge at $C_1$ and $C_2$                                                                | _                                                                    |  |
| $q_1(t + \tau) = q_1(t)$                                                                 | C2                                                                   |  |
| $q_2(t+\tau) = q_2(t)$                                                                   | V. C1                                                                |  |
| $C_3$ is charged with the input voltage                                                  |                                                                      |  |
| $q_3(t+\tau) = C_3 v_1(t+\tau)$                                                          |                                                                      |  |
| At time $t + 2\tau$ :                                                                    |                                                                      |  |
| Total charge on the three capacitances is                                                |                                                                      |  |
| $q_1(t+2\tau)+q_2(t+2\tau)+q_3(t+2\tau)$                                                 |                                                                      |  |
| where                                                                                    | $ C_2 $                                                              |  |
| $q_1(t+2\tau) = C_1 v_1(t+2\tau)$                                                        | $V_1$ $C_1$ $\downarrow \downarrow \downarrow \downarrow \downarrow$ |  |
| $q_2(t+2\tau) = C_2 v_2(t+2\tau)$                                                        |                                                                      |  |
| $q_3(t+2\tau) = C_3 v_2(t+2\tau)$                                                        | · +*+ · · · · · · · · · · · · · · · · ·                              |  |
| The total charge must be conserved, no charge<br>disappears from the input of the OPamp: | $C_3$                                                                |  |
| $q_1(t+2\tau) + q_2(t+2\tau) + q_3(t+2\tau) =$                                           | <u> </u>                                                             |  |
| $= q_1(t+\tau) + q_2(t+\tau) + q_3(t+\tau) =$                                            |                                                                      |  |

 $= q_1(t) + q_2(t) + q_3(t + \tau)$ 

Use the charge expression, and we have

 $(C_2+C_3)v_2(t+2\tau)+C_1v_1(t+2\tau) \ = \ C_1v_1(t)+C_2v_2(t)+C_3v_1(t+\tau)$  which gives

$$v_2(t+2\tau) - \frac{C_2}{C_2+C_3} v_2(t) = \frac{C_1}{C_2+C_3} \bigg[ v_1(t) + \frac{C_3}{C_1} v_1(t+\tau) - v_1(t+2\tau) \bigg]$$

Let t = kT and  $T = 2\tau$ . z-transform

$$H(z) = \frac{V_2(z)}{V_1(z)} = \frac{C_1}{C_2 + C_3} \frac{1 + \frac{C_3}{C_1} z^{1/2} - z}{z - \frac{C_2}{C_2 + C_3}} = -\frac{C_1}{C_2 + C_3} \frac{z - \left(1 + \frac{C_3}{C_1} z^{1/2}\right)}{z - \frac{C_2}{C_2 + C_3}}$$

Elektronics Systems, http://www.es.isy.liu.se/

89

### Lesson 8

### Analog Discrete-Time Integrated Circuits, TSTE80

We now see that the output signal is affected by the input signal at each half clock period. Two ways can be used to design a first-order all pass filter.

1) Eliminate  $z^{1/2}$  by assuming  $v_1(t) = v_1(t + \tau)$  which gives  $z^{1/2}V_1(z) = V_1(z)$ 

2) Eliminate  $z^{1/2}$  by assuming  $v_1(t+\tau)=v_1(t+2\tau)$  which gives  $z^{1/2}V_1(z)=zV_1(z)$  this gives

$$H_1(z) = -\frac{C_1}{C_2 + C_3} \cdot \frac{z - \frac{C_1 + C_3}{C_1}}{z - \frac{C_2}{C_2 + C_3}} \text{ or } H_2(z) = -\frac{C_1}{C_2 + C_3} \cdot \left(1 - \frac{C_3}{C_1}\right) \frac{z - \frac{1}{1 - C_3/C_1}}{z - \frac{C_2}{C_2 + C_3}}$$

For an all pass filter, if the pole is given by z = p, the zero is given by z = 1/p. This gives

$$\frac{C_1 + C_3}{C_1} = \frac{C_2 + C_3}{C_2} \Rightarrow C_2 = C_1 \text{ or } 1 - \frac{C_3}{C_1} = \frac{C_2}{C_2 + C_3} \Rightarrow C_1 = C_2 + C_3$$

-90

Elektronics Systems, http://www.es.isy.liu.se/

No Linköping University

Rev 0024 P6A ANTIK Exercises 2014 Title

Repo/Course ANTIK

#### 8.11. SC circuit (K28)

| Analog Discrete-Time Integrated Circuits, TSTE80                                                          | Lesson 8                                                    |
|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Exercise K28                                                                                              | <sup>+</sup> , <sup>+</sup> , <sup>−</sup> , <sup>−</sup> , |
| At time $t$ the lower $C_1$ is charged                                                                    |                                                             |
| $q_{N1}(t) = C_1 v_1(t)$                                                                                  |                                                             |
| The upper is shorted.                                                                                     |                                                             |
| $q_{U1}(t) = 0$                                                                                           | o +++    o                                                  |
| At time $t + \tau$ the upper $C_1$ is charged                                                             | + ++<br>+                                                   |
| $q_{U1}(t+\tau) = C_1 v_1(t+\tau)$                                                                        |                                                             |
| The lower is shorted. The charge will however redistribute to the negative plate at $C_2$ . The posi-     |                                                             |
| tive plate at $C_2$ will get extra charge from the output of the OPamp. The charge at $C_2$ is written as |                                                             |
| $q_2(t+\tau) = C_2 v_2(t+\tau) = q_2(t) + q_{N1}(t) =$                                                    |                                                             |

Date

2014-02-07

 $= C_2 v_2(t) + C_1 v_1(t)$ 

At time  $t + 2\tau$  the operation is practical the same due to the symmetrical capacitances.

 $q_2(t+2\tau) \,=\, C_2 v_2(t+2\tau) \,=\, q_2(t+\tau) + q_{U1}(t+\tau) \,=\, C_2 v_2(t+\tau) + C_1 v_1(t+\tau)$ We see that the input signal is delayed and switched to the output at every half clock cycle. We have

 $v_2(t+2\tau) \,=\, v_2(t) + \frac{C_1}{C_2} [v_1(t+\tau) + v_1(t)]$ 

And the transfer function is

 $H(z) \, = \, \frac{C_1}{C_2} \cdot \frac{z^{1/2} + 1}{z - 1}$ 

If we now once again assume that  $v_1(t) = v_1(t + \tau)$  or  $v_1(t + \tau) = v_1(t + 2\tau)$ , then

$$H(z) = \frac{C_1}{C_2} \cdot \frac{2z^{-1}}{1 - z^{-1}} \text{ or } H(z) = \frac{C_1}{C_2} \cdot \frac{1 + z^{-1}}{1 - z^{-1}}$$

Elektronics Systems, http://www.es.isy.liu.se/

91



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 140 of 202 ID jacwi50

#### **Clock feedthrough (K29)** 8.12.



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 141 of 202

 ID
 jacwi50

# 8.13. Switch sharing (K30)



No Sity <sub>0024</sub> Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

Lesson 8

## 8.14. SC circuit (K37)

Analog Discrete-Time Integrated Circuits, TSTE80

### Exercise K37

At time t. The upper capacitor is shorted between ground and virtual ground and the lower capacitor is charged with the input voltage:

 $q_{1u}(t) = 0$  and  $q_{1n}(t) = C_1 v_1(t)$ 

 $C_2$  has the charge:

 $q_2(t) = C_2 v_2(t)$ 

At time  $t + \tau$ . The upper capacitor is charged.

```
q_{1u}(t+\tau) \,=\, C_1 v_1(t+\tau)
```

The lower capacitor is shorted, all charge is lost to the ground.

```
q_{1n}(t+\tau)\,=\,0
```

The charge in  $C_2$  is conserved since no charge can disappear from the input of the OPamp.

 $q_2(t+\tau) = q_2(t) \text{ dvs } C_2 v_2(t+\tau) = C_2 v_2(t) \text{ dvs } v_2(t+\tau) = v_2(t)$ 

Time  $t + 2\tau$ . The upper capacitor is discharged, but its charge will be redistributed over the lower capacitor and  $C_2$ . The redistribution is determined by the input voltage. We have

$$q_{1u}(t+2\tau) = 0, q_{1n}(t+2\tau) = C_1v_1(t+2\tau), q_2(t+2\tau) = C_2v_2(t+2\tau)$$

and

 $-q_{1n}(t+2\tau) + (-q_2(t+2\tau)) = -q_{1u}(t+\tau) + (-q_2(t+\tau))$ 

Which gives

 $C_1 v_1(t+2\tau) + C_2 v_2(t+2\tau) = C_1 v_1(t+\tau) + C_2 v_2(t+\tau) = C_1 v_1(t+\tau) + C_2 v_2(t)$ 

The input signal is sampled-and-held as

 $v_1(t + \tau) = v_1(t)$ 

which gives

 $C_1 v_1(t+2\tau) + C_2 v_2(t+2\tau) = C_1 v_1(t) + C_2 v_2(t)$ 

z-transform

ŀ

```
C_1 \cdot (z-1) \cdot V_1(z) = C_2 \cdot (1-z) \cdot V_2(z)
```

and

$$H(z) = \frac{V_1(z)}{V_2(z)} = -\frac{C_2}{C_1} \cdot \frac{z-1}{z-1} = -\frac{C_2}{C_1}$$

The circuit is an inverting amplifier. Practically, however, a pole on the unit circle can not be cancelled by a zero. The circuit has to be used in a feedback loop.

Elektronics Systems, http://www.es.isy.liu.se/

93



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 143 of 202 ID jacwi50

# 8.15. Signal switching (K39)



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 144 of 202 ID jacwi50

#### Sampled noise (K24) 8.16.



NoRev0024P6ATitleANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK 
 Page

 145 of 202

 ID
 jacwi50

# EXERCISE SECTION 9: SC FILTERS



No 0024 Title

Rev P6A ANTIK Exercises 2014 **Repo/Course** ANTIK

Page 146 of 202 ID jacwi50

# 9.1. SC filter building blocks (K36)

| Lesson 8 | Analog Discrete-Time Integrated Circuits, 1 | ISTE80 |
|----------|---------------------------------------------|--------|

α

Date

2014-02-07

# Exercises

### Exercise K36

Derive the transfer function H(z).

At time t the charge at the transistors is written as

- $q_1(t) = C_1 v_1(t)$
- $q_2(t) = C_2 v_2(t)$
- $q_{\alpha 1}(t) = \alpha C_1 v_1(t)$
- $q_{\alpha 2}(t) = \alpha C_2 v_2(t)$

At  $t + \tau$ ,  $\alpha C_1$  and  $\alpha C_2$  are completely shorted.

The total charge on  $C_1$  and  $C_2$  must however be conserved, while no charge can disappear from the input of the OPamp. Changes of the input signal will determine how the charge is distributed between  $C_1$  and  $C_2$ :

$$\begin{split} & q_1(t+\tau) + q_2(t+\tau) = q_1(t) + q_2(t) \\ & q_{\alpha 1}(t+\tau) = q_{\alpha 2}(t+\tau) = 0 \end{split}$$

At  $t + 2\tau$  we use the same result. No charge disappears from the OPamp input. It has to redistribute to the other (previously discharged) capacitances:

$$\begin{split} & q_1(t+\tau) + q_2(t+\tau) = \\ & = q_1(t+2\tau) + q_2(t+2\tau) + \\ & + q_{\alpha 1}(t+2\tau) + q_{\alpha 2}(t+2\tau) \\ & = q_1(t) - q_2(t) \end{split}$$

α V αC

This gives

88

 $C_1 v_1(t) + C_2 v_2(t) = (1 + \alpha) C_1 v_1(t + 2\tau) + (1 + \alpha) C_2 v_2(t + 2\tau)$ 

Let t = kT and  $2\tau = T$ . z-transform and the transfer function is

$$H(z) = \frac{V_2(z)}{V_1(z)} = -\frac{C_1}{C_2} \cdot \frac{(1+\alpha)z-1}{(1+\alpha)z-1} = -\frac{C_1}{C_2} \cdot \frac{z-\frac{1}{1+\alpha}}{z-\frac{1}{1+\alpha}} = -\frac{C_1}{C_2}$$

which is an inverting amplifier. The pole is cancelled by the zero.

Elektronics Systems, http://www.es.isy.liu.se/

1



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK

# 9.2. Bilinear integrator (K38)

| Lesson 8                                                                                  | Analog Discrete-Time Integrated Circuits, TSTE80   |
|-------------------------------------------------------------------------------------------|----------------------------------------------------|
| Exercise K38                                                                              |                                                    |
| General transfer function for bilinear integr                                             | ator: $C_1$                                        |
| $H(z) = K \cdot \frac{z-1}{z+1}$                                                          |                                                    |
| At time $t$ the charge distribution is                                                    |                                                    |
| $q_1(t) = C_1 v_1(t)$                                                                     |                                                    |
| $q_2(t) = C_2 v_2(t)$                                                                     |                                                    |
| $q_3(t) = 0$ (shorted)                                                                    |                                                    |
| At time $t + \tau C_3$ is coupled in parallel with                                        | C1 and C2                                          |
| will take charge from $C_2$ and $C_1$ :                                                   |                                                    |
| $q_1(t+\tau) = C_1 v_1(t+\tau)$                                                           |                                                    |
| $q_2(t+\tau) = C_2 v_2(t+\tau)$                                                           |                                                    |
| $q_3(t+\tau) = C_3 v_1(t+\tau)$                                                           | ، • · · · · · · · · · · · · · · · · · ·            |
| The charge distribution will be                                                           |                                                    |
| $q_1(t + \tau) + q_2(t + \tau) + q_3(t + \tau) = q_1(t + \tau)$                           | $(t) + q_2(t)$                                     |
| At time $t + 2\tau$ the total charge at $C_1$ and $C_2$                                   | 2 is conserved. It will though redistribute due to |
| the change of input voltage.                                                              | -                                                  |
| $q_1(t+\tau)+q_2(t+\tau)=q_1(t+2\tau)+q_2(t+\tau)$                                        | $(t + 2\tau)$                                      |
| Concludingly, we have                                                                     |                                                    |
| $q_1(t) + q_2(t) = q_3(t + \tau) + q_1(t + 2\tau)$                                        | $+q_2(t+2\tau)$ , i.e.,                            |
| $C_1 v_1(t) - C_1 v_1(t+2\tau) - C_3 v_1(t+\tau)$                                         | $= C_2[v_2(t+2\tau) - v_2(t)]$                     |
| which gives                                                                               |                                                    |
| $v_2(t+2\tau) - v_2(t) = -\frac{C_1}{C_2} \left[ v_1(t+2\tau) + \frac{C_1}{C_2} \right] $ | $\left[\frac{C_3}{C_1}v_1(t+\tau)-v_1(t)\right]$   |
| Suppose $v_1(t) = v_1(t + \tau)$ , hence a sample                                         | e-and-hold circuit at the input, which eliminated  |
| 4 1/2 + 2 + 4 + 5 5 7 + 4                                                                 | -hT = 12 = -T                                      |

the  $z^{1/2}$ -term in the transfer function. Let t = kT and  $2\tau = T$ . z-transform  $H(z) = \frac{V_2(z)}{V_1(z)} = -\frac{C_1}{C_2} \cdot \frac{z + (C_3/C_1 - 1)}{z - 1}$ 

Choosee  $C_3 = 2C_1$  and we have

$$H(z) \, = \, - \frac{C_1}{C_2} \cdot \frac{1+z^{-1}}{1-z^{-1}}$$

92

Elektronics Systems, http://www.es.isy.liu.se/



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 148 of 202 ID jacwi50

# 9.3. LDI transform (K31)


No 0024 Title

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 149 of 202 ID jacwi50

# 9.4. LDI transform (K32)

TBD Solutions to be added.



No 0024 Title

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 150 of 202 ID jacwi50

## 9.5. SC filter 1

TBD Solutions to be added.

Linköping University

No 0024 Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 151 of 202 ID jacwi50

9.6. Filter scaling (K23)

TBD Solutions to be added.



 No
 Rev

 0024
 P6A

 Title
 ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

# 9.7. LDI SC filter (K33)



104



# 9.8. SC elliptic filter (K34)

| Analog Discrete-Time Integrated Circuits, TSTE80 | Lesson 9 |  |  |
|--------------------------------------------------|----------|--|--|
| Exercise K34                                     |          |  |  |
| Due to the fact that                             |          |  |  |

 $R = R_i = R_L$ 

we know that the dc gain is 1/2

You can also see that the filter is realizing a third order elliptic low pass filter. Suppose that the maximum output value is given by dc voltage. This implies that we directly can choose the scaling parameter  $k_1$  in such a way that all nodes in the net become scaled with a factor two, hence  $k_1 = 2$ .

Elektronics Systems, http://www.es.isy.liu.se/

103

Linköping University

No Rev 0024 P6A Title

Date 2014-02-07 ANTIK Exercises 2014

Repo/Course ANTIK

Page 154 of 202 ID jacwi50

### 9.9. SC filter (K35)

Analog Discrete-Time Integrated Circuits, TSTE80 Lesson 9

# Exercises

#### Exercise K35

Third order low pass filter with an elliptic ref-erence filter. The specification gives

 $f_c = 3.4 kHz$ ,  $A_{max} = 0.02 dB$ ,



Normalized values from table are:



 $C_3$ 

LDI transformation gives

$$s = s_0 \cdot \frac{1 - z^{-1}}{z^{-1/2}}$$
 where  $s_0 = \frac{\omega_{ac}}{2\sin(\omega_c T/2)}$ 

Denormalize the values. Compensate for the LDI transformation errors. Find the flow graph Use standard SC integrators. Identify the values





No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

### 9.10. SC filter (K40)



Design an elliptic filter. Order is found to be N = 3. Suppose the resistors are equal, or

 $\kappa^2$  = 1 and choose  $R_i$  =  $R_0$  =  $1k\Omega$ 

The normated values on the components are

 $C_{1n}$  =  $C_{3n}$  = 1.9314,  $C_{2n}$  = 0.3781 and  $L_{2n}$  = 0.7571

These are denormalized with

$$L_i = \frac{R_0}{\omega_0} L_{in}$$
 and  $C_i = \frac{1}{\omega_0 R_0} C_{in}$ 

Elektronics Systems, http://www.es.isy.liu.se/

95

Lesson 9 Analog Discrete-Time Integrated Circuits, TSTE80
Which gives



The filter is transformed. The constant used in the figure is given by

 $\alpha_1 \,=\, C_1 + C_2 \,=\, C_2 + C_3$ 

 $RI_0 = RI_i - \frac{R}{R_i}V_1$ 

Setting up the wellknown equations for currents and voltages in the filter, we have



$$\begin{split} V_1 &= \frac{1}{sRC_1}(RI_0 - RI_2), \, RI_2 = \frac{R}{(sL_2) \, \| \, (1/sC_2)}(V_1 - V_3) \\ V_3 &= \frac{1}{sRC_3}(RI_2 - RI_4), \, RI_4 = \frac{R}{R_0}V_3 = \frac{R}{R_0}V_L \end{split}$$

etc. With this the signal flow graph becomes



LDI transform by setting

$$s = s_0 \cdot \frac{z - 1}{z^{1/2}}$$

96



No Rev Y 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 157 of 202 ID jacwi50

#### Analog Discrete-Time Integrated Circuits, TSTE80

Lesson 9



Elminate  $z^{-1/2}$  in the integrators by propagating backwards.



We now though have  $z^{-1/2}$  terms in the outer feedback amplifiers. This is practically not possible to implement. One way to implement this is simply to remove the  $z^{-1/2}$  term in the expression:

$$\frac{R}{R_L} \cdot z^{-1/2}$$

We could assume that the original  $R_L$  and  $R_i$  have the expressions

$$R_L = R_L \cdot z^{-1/2}$$
 and  $R_i = R_i \cdot z^{-1/2}$ 

As discussed earlier,  $z^{-1/2}$  naturally contains valuable frequency information

$$z^{-1/2} = -j\frac{\omega}{2s_0} + \sqrt{1 - (\frac{\omega}{2s_0})^2}$$

Elektronics Systems, http://www.es.isy.liu.se/

97



1

#### Lesson 9

Thereby

98

Which is realized by a frequency dependent resistance in series

with an inductance, or more useful in this filter implemenation, as a frequency dependet resistance in parallel with a capacitor.

$$\begin{split} R_{L} \cdot z^{-1/2} &= \frac{(R_{L}(\omega) - j\omega L_{L})(R_{L}(\omega) + j\omega L_{L})}{R_{L}(\omega) + j\omega L_{L}} = \\ &= \frac{R_{L}^{2} \cdot 1}{R_{L}\sqrt{1 - (\omega/2s_{0})^{2} + j\omega R_{L}/2s_{0}}} = \\ &= \frac{1}{\frac{1}{R_{L}/\sqrt{1 - (\omega/2s_{0})^{2}} + \frac{1}{R_{L}/(j\omega/2s_{0})}}} = R_{L}(\omega) \parallel C_{L} \\ &= \frac{1}{R_{L}(\omega)} = R_{L}(\omega) \parallel C_{L} \end{split}$$

Suppose that  $C_L$  is coupled in parallel with  $C_3$  and correspondingly for the inner source resistance  $C_i$  is in parallel with  $C_1$ . This is corrected by letting the components have the values

$$\begin{split} C_1' &= C_1 - C_i = C_1 - \frac{1}{2s_0R_i} = C_1 - \frac{1}{\omega_0R_i} \sin\left(\frac{\Omega_0T}{2}\right) \text{ and} \\ C_3' &= C_3 - C_L = C_3 - \frac{1}{2s_0R_L} = C_3 - \frac{1}{\omega_0R_L} \sin\left(\frac{\Omega_0T}{2}\right) \end{split}$$

We still have an error that is caused by the fact that we will not implement a frequency dependent resistance. This error is considered to be acceptable. The realization of the filter is given by the flow graph





Lesson 9

99

ID jacwi50

#### Analog Discrete-Time Integrated Circuits, TSTE80

The two integrators (inverting amplifiers with and without delay) are replaced with their corresponding SC circuits. The transfer function of the summing integrator is given by

$$V_{3}(z) \, = \, \frac{z^{-1}}{1-z^{-1}} \cdot \left[ \frac{C_{1}}{C_{3}} \cdot V_{1}(z) + \frac{C_{2}}{C_{3}} \cdot V_{2}(z) \right]$$

Check: No direct signal path from input to the output. The transfer function of the summing and inverting integrator is given by

$$V_{3}(z) = -\frac{1}{1-z^{-1}} \cdot \left[ \frac{C_{1}}{C_{3}} \cdot V_{1}(z) + \frac{C_{2}}{C_{3}} \cdot V_{2}(z) \right]$$

Check: Direct signal path from input to the output.

(Charge that is directed to  $C_3$  is given by a linear combination of the input signals  $v_1(t)$  and  $v_2(t)$ .)

Integrators are used in the realization. The sizes of the capacitors have to be identified. This is done by comparing signal paths in the SC realization with those of the signal flow graph:

SC filter Signal Flow Graph Result  $\begin{bmatrix} -V_1 \end{bmatrix}_E = -\frac{C_4}{C_7 1 - z^{-1}} \qquad \begin{bmatrix} -V_1 \end{bmatrix}_E = -\frac{1}{s_0 R \alpha_1} \cdot \frac{z^{-1/2}}{1 - z^{-1}} \\ \begin{bmatrix} -V_1 \end{bmatrix}_{-RI_2} = -\frac{C_6}{C_7 1 - z^{-1}} \qquad \begin{bmatrix} -V_1 \end{bmatrix}_{-RI_2} = -\frac{1}{s_0 R \alpha_1}$  $\frac{C_4}{C_7} = \frac{1}{s_0 R \alpha_1}$  $\frac{C_6}{C_7} = \frac{1}{s_0 R \alpha_1}$  $\left[-V_{1}\right]_{-V_{1}} = -\frac{C_{5}}{C_{7}}\frac{1}{1-z^{-1}} \qquad \left[-V_{1}\right]_{-V_{1}} = -\frac{1}{s_{0}R\alpha_{1}'R_{j}} = -\frac{1}{s_{0}R_{j}\alpha_{1}'} \qquad \frac{C_{5}}{C_{7}} = \frac{1}{s_{0}R_{j}\alpha_{1}'}$  $\begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{C_8}{C_{10}} \frac{z^{-1}}{1 - z^{-1}} \qquad \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \end{bmatrix} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \end{bmatrix} \\ \begin{bmatrix} -RI_2' \end{bmatrix}_{-V_1} = \frac{R}{s_0 L_2} \frac{z^{-1}}{1 - z^{-1}} \\ \end{bmatrix} \\$  $\frac{C_8}{C_{10}} = \frac{R}{s_0 L_2}$  $\frac{C_9}{C_{10}} = \frac{R}{s_0 L_2}$ 
$$\begin{split} & \begin{bmatrix} V_3 \end{bmatrix}_{-RI_2} = -\frac{C_{11}}{C_{13}} \cdot \frac{1}{1-z^{-1}} & \begin{bmatrix} V_3 \end{bmatrix}_{-RI_2} = -\frac{R}{R_L} \cdot \frac{1}{s_0 R C_3} \cdot \frac{1}{1-z^{-1}} & \frac{C_{11}}{C_{13}} = \frac{1}{s_0 R_L \alpha_3} \\ & \begin{bmatrix} V_3 \end{bmatrix}_{V_1} = -\frac{C_{12}}{C_{13}} \frac{1}{1-z^{-1}} & \begin{bmatrix} V_3 \end{bmatrix}_{V_1} = -\frac{R}{R_L} \cdot \frac{1}{s_0 R C_3} \cdot \frac{1}{1-z^{-1}} & \frac{C_{12}}{C_{13}} = \frac{1}{s_0 R_L \alpha_3} \end{split}$$
For the feedback we have:  $\begin{array}{ll} \left[-V_{1}\right]_{V_{3}} = -\frac{C_{14}}{C_{7}} & \left[-V_{1}\right]_{V_{3}} = -\frac{C_{3}}{\alpha_{1}} \\ \left[V_{3}\right]_{-V_{1}} = -\frac{C_{15}}{C_{13}} & \left[V_{3}\right]_{-V_{1}} = -\frac{C_{2}}{\alpha_{3}} \end{array}$  $\frac{C_{14}}{C_7} = \frac{C_2}{\alpha_1'}$  $\frac{C_{15}}{C_{13}} = \frac{C_2}{\alpha_3'}$ We assume that  $R_i = R_L = R$ 





No ty <sub>0024</sub> Title

Lesson 9

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK

Analog Discrete-Time Integrated Circuits, TSTE80

Page 160 of 202 ID jacwi50

 $C_0$  $C_8$  $V_L$  $C_{12}$  $C_{s}$  $C_7$  $C_{13}$  $C_{11}$  $RI_0$ Multiplication of  $RI_0$  with  $z^{-1/2}$  gives  $RI_0 z$  which  $C_4$ also gives a phase shift of -180 degrees, which changes the sign of all nodes in the filter. Further, the correction term gives  $s_0 = \frac{\omega_c}{2\sin(\Omega_c/2)}$  and  $C_i^* = C_i - 1/2s_0R$ Which yields  $\frac{C_4}{C_7} = \frac{C_5}{C_7} = \frac{C_6}{C_7} = \left[\frac{\omega_c R(C_1 + C_2)}{2\sin(\Omega_c/2)} - \frac{R}{2R}\right]^{-1}, \\ \frac{C_{11}}{C_{13}} = \frac{C_{12}}{C_{13}} = \left[\frac{\omega_c R(C_3 + C_2)}{2\sin(\Omega_c/2)} - \frac{R}{2R}\right]^{-1}$  $\frac{C_8}{C_{10}} = \frac{C_9}{C_{10}} = \frac{2R\sin(\Omega_c/2)}{\omega_c L_2}$  $\frac{C_{14}}{C_{13}} = \frac{C_2}{C_2 + C_1 - \frac{\sin(\Omega_c/2)}{R_i \omega_c}} \text{ and } \frac{C_{15}}{C_{13}} = \frac{C_2}{C_2 + C_3 - \frac{\sin(\Omega_c/2)}{R_i \omega_c}}$ With values we have  $\frac{C_4}{C_7} = \frac{C_5}{C_7} = \frac{C_6}{C_7} = \frac{C_{11}}{C_{13}} = \frac{C_{12}}{C_{13}} = \left[\frac{2\pi \cdot 1500 \cdot 1000 \cdot (204.9n + 40.1n)}{2\sin(0.2356/2)} - \frac{1}{2}\right]^{-1} \approx 0.1072$  $\frac{C_8}{C_{10}} = \frac{C_9}{C_{10}} = \frac{2 \cdot 1000 \cdot \sin(0.2356/2)}{3000\pi \cdot 80.3m} \approx 0.3106$  $\frac{C_{10}}{C_{13}} = \frac{C_{15}}{C_{13}} = \frac{40.1n}{40.1n + 204.9n - \frac{\sin(0.2356/2)}{1000 \cdot 3000\pi}} \approx 0.1725$ Choose the integrators' capacitors all equal

100



No Rev ty 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK

Analog Discrete-Time Integrated Circuits, TSTE80

 $C_7 \,=\, C_{10} \,=\, C_{13} \,=\, 47\,\mathrm{nF}$ 

Lesson 9





Scale the filter so that the relation between the OParnp outputs and the input signal is unity ( $L_{\infty}$ -norm). We are scaling the filter to keep the signal levels at wanted levels. The principle of scaling can be described by dividing the net into subnets. The subnets have a number of inputs and outputs. If the inputs are scaled with a constant  $k_i$  all nodes of the subnet will be scaled with a factor  $k_i$ , as well as we have to scale all outputs with  $1/k_i$ .

In this case the signal after the first node is scaled to  $k_1X_1$ , the second with  $k_2k_1X_2$  and finally the third (the output) with  $k_3k_2k_1X_3$ . By changing the values of the capacitances we now can realize the scaling. At  $C_4$  we use  $k_1C_4$  instead. For  $C_6 \rightarrow C_6/k_2$ ,  $C_8 \rightarrow C_8 \cdot k_2$ ,  $C_{14} \rightarrow \frac{C_{14}}{k_2k_3}$ ,  $C_{15} \rightarrow C_{15} \cdot k_2k_3$ ,  $C_9 \rightarrow C_9/k_3$ ,  $C_{11} \rightarrow C_{11} \cdot k_3$  etc.

Elektronics Systems, http://www.es.isy.liu.se/

101



Rev 0024 P6A ANTIK Exercises 2014 Title

Repo/Course ANTIK 2014-02-07

Page 162 of 202 ID jacwi50

#### DATA CONVERTERS, FUNDAMENTAL **EXERCISE SECTION 10:**

Date

x Covered by the main course book. The solutions are found via the course web page.

X

# 10.1. D/A swing (Q 11.1 J&M)

For a unipolar D/A converter, all the levels are represented by one single output, i.e., we do not have negative values. The code is offset binary.

A 10-bit converter, will have  $2^{10}$  levels starting from 0 and ending at  $2^{N}-1$ . This means that the maximum output must be:

 $V_{out, max} = V_{LSB} \cdot (2^N - 1) = 1023 \cdot 1 \text{ mV} = 1.023 \text{ V}$  (40)

 No
 Rev
 Date
 Repo/Course
 Page

 Unstitute of technology
 024
 P6A
 2014-02-07
 ANTIK
 164 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

### 10.2. SNR (Q 11.2 J&M)

x (Similar to Quiz 5 in the ANIK course 2012).

For any N-bit converter we can write the SNR as

$$SNR = 6.02 \cdot N + 4.77 - PAR$$
 (41)

where  $PAR = P_{pk}/P_{sig}$  is the peak to average ratio for the signal. For a full-scale sinusoidal, this value is 2 (linear scale), i.e., 3 dB. The ADC range is now  $V_{ref} = 3$  V, which means that the peak power is

$$P_{pk} = \left(\frac{V_{ref}}{2}\right)^2 = \left(\frac{3}{2}\right)^2 = \frac{9}{4}$$
(42)

In the exercise, a sinusoid of 1 Vpp is applied, which means that the signal power is

$$P_{sig} = \frac{1}{2} \cdot \left(\frac{1}{2}\right)^2 = \frac{1}{8}$$
(43)

The SNR is thus

$$SNR = 6.02 \cdot N + 4.77 - 10 \cdot \log_{10} \frac{P_{pk}}{P_{sig}} = 6.02 \cdot 12 + 4.77 - 10 \cdot \log_{10} \frac{9/4}{1/8} \approx 64 \text{ dB}$$
(44)



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 165 of 202 ID jacwi50

10.3.



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 166 of 202 ID jacwi50

10.4.



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 167 of 202 ID jacwi50

10.5.



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 168 of 202 ID jacwi50

10.6.

### 10.7. INL/DNL (Q 11.7 J&M)

Measured values are given by:

-0.01, 1.03, 2.02, 2.96, 3.95, 5.02, 6.00, 7.08 V

and ideal values should be

0.00, 1.00, 2.00, 3.00, 4.00, 5.00, 6.00, 7.00 V

### Approach 1:

The INL is directly given by the difference between the measured and ideal values, which means that INL is equal to:

-0.01, 0.03, 0.02, -0.04, -0.05, 0.02, 0.00, **0.08** 

The DNL is the difference in ideal step between two consecutive values compared to the ideal step (1.00 V):

1.03 - (-0.01) - 1.00 = 0.04 2.02 - 1.03 - 1.00 = -0.01 2.96 - 2.02 - 1.00 = -0.06 3.95 - 2.96 - 1.00 = -0.01 5.02 - 3.95 - 1.00 = 0.07 6.00 - 5.02 - 1.00 = -0.027.08 - 6.00 - 1.00 = 0.08

The worst-case INL and DNL are given by the absolute max of the values above.

#### Approach 2: Compensation for gain and offset error

We can compensate for offset and gain error to align the lowest and highest values. The gain error (ideally this should be 0) is

$$G = \underbrace{\frac{7.08 - (-0.01)}{1}}_{\text{Real gain}} - \frac{7}{1} = 0.09 \tag{45}$$

and we find a small offset in the first code, so the offset error is

$$O = -0.01$$
 (46)

We can now compensate each value with the gain and offset error according to:

Linköping University INSTITUTE OF TECHNOLOGY

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK **Page** 170 of 202

ID jacwi50

(47)

$$V_k = V_{meas} - O - G \cdot \frac{k}{2^N - 1}$$

Now we will get:

0.000, 1.027, 2.004, 2.931, 3.909, 4.966, 5.933, 7.000

With INL

0.000, 0.027, 0.004, -0.069, **<u>-0.091</u>**, -0.034, -0.067, 0.000

and DNL

0.027, -0.023, <u>-0.073</u>, -0.022, 0.057, 0.033, 0.067.

The worst-case INL and DNL are given by the absolute max of the values above.

### Approach 3: Best-fit compensation

We can assume that offset and gain error can be neglected in some applications. In that case, we want to align according to a best fit line, i.e., not assume that the end values are the correct ones. This implies also that the actual step size is not 1 V anymore.

In this case, the offset and gain errors become

G=0.0056 and O=-0.0133

and the compensated values become

 $0.0033 \quad 1.0377 \quad 2.0221 \quad 2.9565 \quad 3.9410 \quad 5.0054 \quad 5.9798 \quad 7.0542$ 

with DNL and INL (referring to the compensated LSB step size, which is 1+G=1.0056).

DNL = 0.0344 -0.0156 -0.0656 -0.0156 0.0644 -0.0256 0.0744

INL = 0.0033 0.0377 0.0221 -0.0435 <u>-0.0590</u> 0.0054 -0.0202 0.0542

The worst-case INL and DNL are given by the absolute max of the values above.



Rev 0024 P6A ANTIK Exercises 2014 Repo/Course ANTIK

Page 171 of 202 ID jacwi50

#### DATA CONVERTERS, DAC **EXERCISE SECTION 11:**

x Covered by the main course book. The solutions are found via the course web page.

Date

2014-02-07



No ty <sub>0024</sub> Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 172 of 202 ID jacwi50

11.1.



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 173 of 202 ID jacwi50

11.2.



No ity <sub>0024</sub> Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 174 of 202 ID jacwi50

11.3.

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

Repo/Course ANTIK Page 175 of 202 ID jacwi50

# 11.4. R-2R ladder DAC (Q 12.11 J&M)

× Missing in the manual is that the  $R_A$  is the left-most vertical resistor, and  $R_B$  is the left-most horizontal resistor.  $R_C$  is the right-most vertical resistor.



Rev 0024 P6A ANTIK Exercises 2014 Repo/Course ANTIK

Page 176 of 202 ID jacwi50

#### DATA CONVERTERS, ADC **EXERCISE SECTION 12:**

x Covered by the main course book. The solutions are found via the course web page.

Date

2014-02-07



NoRev0024P6ATitleANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 177 of 202 ID jacwi50

# **EXERCISE SECTION 13: TRANSMISSION LINES**

 No
 Rev
 Date
 Repo/Course
 Page

 Unköping University
 0024
 P6A
 2014-02-07
 ANTIK
 178 of 202

 Title
 ANTIK Exercises 2014
 ID jacwi50

### **13.1.** Transmission line basics

With higher frequencies the physical distance plays a larger role. From the figure in the exercise, we see that the black (on the top) curve (100 MHz sinusoid) shows a near constant behavior over the 10-cm resistor. One would conclude that the component is lumped (transmission line effects less of concern) for that case.

The book (and lectures) indicate that the physical size should be less than 0.01 of the wavelength to be considered lumped:  $l < 0.01 \lambda$ .

In the exercise, we assume the speed to be equal to speed of light, v=c, we do not have to consider the dielectrica. We get

$$l < 0.01 \cdot \frac{c}{f} \Rightarrow \frac{3 \cdot 10^6}{f} \tag{48}$$

With the values inserted, we get

- a) f = 20 kHz: L = 20 cm,  $l = 3 \cdot 10^6 / 20 \cdot 10^3 = 150$  m >> 20 cm. LUMPED.
- a) f = 60 Hz: L = 50 km,  $l = 3 \cdot 10^6 / 60 = 50$  km ~ 50 km. DISTRIBUTED.
- a) f = 600 MHz: L = 20 cm,  $l = 3 \cdot 10^6 / 600 \cdot 10^6 = 0.5$  cm << 20 cm. DISTRIBUTED.
- a) f = 100 GHz: L = 1 mm,  $l = 3 \cdot 10^6 / 100 \cdot 10^9 = 0.03$  mm << 1 mm. DISTRIBUTED.

 No
 Rev
 Date
 Repo/Course
 Page

 UNSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 179 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

### **13.2.** Reflections

*x* This exercise also exists in the andaLectureTest lab library.

 $Z_0 = 50$   $\Omega$  and source resistance of  $R_s = 1$   $\Omega$ . Load resistance of  $R_L = 1000$   $\Omega$ .

The input voltage describes a step function from 0 to 5 Volts at t=0,  $v=2\cdot10^8$  m/s, L=0.2 m.

a) What are the reflection coefficients at both ends?

The reflection coefficients are given by

$$\Gamma = \frac{Z_x - Z_0}{Z_x + Z_0} \tag{49}$$

For the source:

$$\Gamma_{s} = \frac{R_{s} - Z_{0}}{R_{s} + Z_{0}} = \frac{1 - 50}{1 + 50} = \frac{-49}{51} \approx -1$$
(50)

and for the load

$$\Gamma_{s} = \frac{R_{L} + Z_{0}}{R_{L} + Z_{0}} = \frac{1000 - 50}{1000 + 50} = \frac{950}{1050} \approx 1$$
(51)

At the source it reflects with opposite phase (voltages subtract). At the load it reflects with same phase (voltages add)

b) Find the voltage across the load resistor as a function of time.

First, we identify that it takes  $T_0 = L/v = 1$  ns to travel from source to load. This should be visible in the diagram.

So, first we send off 5 V. The source will "see" a voltage of  $\frac{5 \cdot 50/(1+50)}{5 \cdot 50/(1+50)}$ . Notice the voltage division - independent on load.

This wave will travel to the other side, and 1 ns later it arrives at the load. Here the reflection coefficient is high, almost 1.

Almost the entire voltage is reflected back and yields 10 V (!) This wave in turn travels back to source, where the reflection coefficient is -1, such that the wave is cancelled out, etc.

[PICTURE OF THE SETTLING CAN BE OBTAINED FROM THE LAB SETUP]

c) What is the final voltage at the load resistor.

The final voltage at the resistor, after all the bounces back and forth, must be given by the voltage division over the load and source. We have

$$V_{L} = \frac{R_{L}}{R_{S} + R_{L}} \cdot V_{S} = \frac{5 \cdot 1000}{1001} \approx 5 \text{ V}$$
(52)

| AND THE OWNER THE ACT | Linköping University 0<br>INSTITUTE OF TECHNOLOGY T | No    | Rev                  | Date       | Repo/Course | Page       |
|-----------------------|-----------------------------------------------------|-------|----------------------|------------|-------------|------------|
|                       |                                                     | 0024  | P6A                  | 2014-02-07 | ANTIK       | 181 of 202 |
|                       |                                                     | Title | ANTIK Exercises 2014 |            |             | ID jacwi50 |

#### 13.3. Matched loads

*x* This exercise also exists in the andaLectureTest lab library.

Assume a transmission line  $Z_0 = 50$   $\Omega$ , and source resistance of  $R_s = 25$   $\Omega$ , load resistance is  $R_L = 50$   $\Omega$  and the input voltage describes a step function from 0 to 5 Volts at t = 0.

The speed-of-propagation is v=20 cm/ns. The transmission line is 20 cm long.

a) What are the reflection coefficients at both ends?

$$\Gamma = \frac{Z_x - Z_0}{Z_x + Z_0} \tag{53}$$

For the source:

$$\Gamma_{s} = \frac{R_{s} - Z_{0}}{R_{s} + Z_{0}} = \frac{25 - 50}{25 + 50} = -0.333$$
(54)

and for the load

$$\Gamma_{l} = \frac{R_{L} + Z_{0}}{R_{L} + Z_{0}} = \frac{50 - 50}{50 + 50} = 0$$
(55)

We have a perfect match on the load. The wave will be fully absored at the end.

b) Find the voltage across the load resistor as a function of time.

The outgoing wave from the source is given by

$$V_{first} = 5 \cdot \frac{Z_0}{R_s + Z_0} = \frac{5 \cdot 50}{75} = 3.333 \text{ V}$$
(56)

The incoming waves will be fully absored at the end and no reflection. This makes the output just accept the incoming puls and at 1 ns. Then ready. The source impedance is of less concern.

c) What is the final voltage at the load resistor.

Voltage division still holds for the end value.

$$V_{L} = \frac{R_{L}}{R_{s} + R_{L}} \cdot V_{s} = \frac{5 \cdot 50}{75} \approx 3.333 \text{ V}$$
(57)

 No
 Rev
 Date
 Repo/Course
 Page

 UNDERSTITUTE OF TECHNOLOGY
 0024
 P6A
 2014-02-07
 ANTIK
 182 of 202

 Title
 ANTIK Exercises 2014
 ID
 jacwi50

### **13.4. DC** Termination

Transmission line with  $Z_0 = 50$   $\Omega$ , and source resistance of  $R_s = 67$   $\Omega$ . Supply is 3.3 V.

a) Dimension  $\frac{R_1}{R_1}$  and  $\frac{R_2}{R_2}$  to provide matched load and a DC voltage of 0.75 V.

Ignore the source for time being and just set the resistors at the end accordingly:

$$V_{DC} = 0.75 = 3.3 \cdot \frac{R_2}{R_1 + R_2}$$
(58)

And matching requires  $R_L = Z_0$ .

$$Z_{0} = \frac{R_{1} \cdot R_{2}}{R_{1} + R_{2}} = \frac{0.75 R_{1}}{3.3} \Rightarrow R_{1} = 3.3 \frac{Z_{0}}{0.75} = 4.4 Z_{0} = 220 \text{ and } R_{2} = \frac{200}{3.4} \approx 60$$
(59)

b) Calculate the current through the driver for the high and low states.

In the settled high-state (of the driver), the path from Supply is a 67 Ohm in parallel with 220 Ohm through 60 Ohms down to ground.

In the settled low-state (of the driver), the path from Ground is a 67 Ohm in parallel with 60 Ohm through 200 Ohms up to supply.

c) With the "traditional" termination (only resistor  $R_2$ ), what would be the current through the driver for high and low states?

For low states, no current at all.

For high states it would be 67 Ohms in series with 60 Ohms down to ground.

d) Which consumes most power

c)



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 183 of 202 ID jacwi50

#### Series termination 13.5.



Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 184 of 202 ID jacwi50

#### Splitted transmission lines 13.6.


Date

2014-02-07

Repo/Course ANTIK

Page 185 of 202 ID jacwi50

#### Termination 13.7.



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 186 of 202 ID jacwi50

# EXERCISE SECTION 14: DECOUPLING CAPACITORS AND POWER SYSTEMS



Date

2014-02-07

Repo/Course ANTIK

Page 187 of 202 ID jacwi50

#### **Board-level bypass capacitor** 14.1.

Page 188 of 202 ID jacwi50

# 14.2. Highest effective frequency of a bypass "decap" (decoupling capacitor)



Date

2014-02-07

Repo/Course ANTIK

Page 189 of 202 ID jacwi50

#### Non-ideal decaps 14.3.



Date

2014-02-07

Repo/Course ANTIK

Page 190 of 202 ID jacwi50

#### 14.4. To be added



Date

2014-02-07

Repo/Course ANTIK

Page 191 of 202 ID jacwi50

#### 14.5. To be added



No Rev 0024 P6A Title ANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 192 of 202 ID jacwi50

## **EXERCISE SECTION 15: TIMING AND MISCELLANEOUS**



Date 2014-02-07 ANTIK Exercises 2014

Repo/Course ANTIK

Page 193 of 202 ID jacwi50

#### Loop filter of a PLL 15.1.



Date

2014-02-07

Repo/Course ANTIK

Page 194 of 202 ID jacwi50

#### Sources of jitter and skew 15.2.



Date

2014-02-07

Repo/Course ANTIK

Page 195 of 202 ID jacwi50

#### **PLL division ratio** 15.3.



No 0024 Title

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 196 of 202 ID jacwi50

### 15.4. PLL jitter



Date

2014-02-07

Repo/Course ANTIK

Page 197 of 202 ID jacwi50

#### 15.5. **Clock drivers**



NoRev0024P6ATitleANT

 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK Page 198 of 202 ID jacwi50

## **EXERCISE SECTION 16: COMPUTER-AIDED LESSONS**



Date

2014-02-07

Repo/Course ANTIK

Page 199 of 202 ID jacwi50

#### **Amplifier stages** 16.1.



Date

2014-02-07

Repo/Course ANTIK

Page 200 of 202 ID jacwi50

#### Opamp application 1 16.2.



Date 2014-02-07 Repo/Course ANTIK

Page 201 of 202 ID jacwi50

#### **Opamp application 2** 16.3.



Date

2014-02-07

Repo/Course ANTIK

Page 202 of 202 ID jacwi50

#### Compensation of opamps 16.4.



No 0024 Title 
 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 203 of 202

 ID
 jacwi50

### 16.5. Filters



 Rev
 Date

 P6A
 2014-02-07

 ANTIK Exercises 2014

**Repo/Course** ANTIK 
 Page

 204 of 202

 ID
 jacwi50

## 16.6. Nonideal decoupling capacitors 1



Date

2014-02-07

Repo/Course ANTIK

Page 205 of 202 ID jacwi50

#### Non-ideal decoupling capacitors 2 16.7.



No 0024 Title

Rev P6A ANTIK Exercises 2014

Date

2014-02-07

Repo/Course ANTIK

Page 206 of 202 ID jacwi50

#### INL/DNL 16.8.